xref: /arm-trusted-firmware/services/spd/trusty/trusty.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4*91f16700Schasinglulu  *
5*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #include <assert.h>
9*91f16700Schasinglulu #include <inttypes.h>
10*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h>
11*91f16700Schasinglulu #include <stdbool.h>
12*91f16700Schasinglulu #include <stdint.h>
13*91f16700Schasinglulu #include <string.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include <arch_helpers.h>
16*91f16700Schasinglulu #include <bl31/bl31.h>
17*91f16700Schasinglulu #include <bl31/interrupt_mgmt.h>
18*91f16700Schasinglulu #include <common/bl_common.h>
19*91f16700Schasinglulu #include <common/debug.h>
20*91f16700Schasinglulu #include <common/runtime_svc.h>
21*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h>
22*91f16700Schasinglulu #include <lib/smccc.h>
23*91f16700Schasinglulu #include <plat/common/platform.h>
24*91f16700Schasinglulu #include <tools_share/uuid.h>
25*91f16700Schasinglulu 
26*91f16700Schasinglulu #include "sm_err.h"
27*91f16700Schasinglulu #include "smcall.h"
28*91f16700Schasinglulu 
29*91f16700Schasinglulu /* Trusty UID: RFC-4122 compliant UUID version 4 */
30*91f16700Schasinglulu DEFINE_SVC_UUID2(trusty_uuid,
31*91f16700Schasinglulu 		 0x40ee25f0, 0xa2bc, 0x304c, 0x8c, 0x4c,
32*91f16700Schasinglulu 		 0xa1, 0x73, 0xc5, 0x7d, 0x8a, 0xf1);
33*91f16700Schasinglulu 
34*91f16700Schasinglulu /* macro to check if Hypervisor is enabled in the HCR_EL2 register */
35*91f16700Schasinglulu #define HYP_ENABLE_FLAG		0x286001U
36*91f16700Schasinglulu 
37*91f16700Schasinglulu /* length of Trusty's input parameters (in bytes) */
38*91f16700Schasinglulu #define TRUSTY_PARAMS_LEN_BYTES	(4096U * 2)
39*91f16700Schasinglulu 
40*91f16700Schasinglulu struct trusty_stack {
41*91f16700Schasinglulu 	uint8_t space[PLATFORM_STACK_SIZE] __aligned(16);
42*91f16700Schasinglulu 	uint32_t end;
43*91f16700Schasinglulu };
44*91f16700Schasinglulu 
45*91f16700Schasinglulu struct trusty_cpu_ctx {
46*91f16700Schasinglulu 	cpu_context_t	cpu_ctx;
47*91f16700Schasinglulu 	void		*saved_sp;
48*91f16700Schasinglulu 	uint32_t	saved_security_state;
49*91f16700Schasinglulu 	int32_t		fiq_handler_active;
50*91f16700Schasinglulu 	uint64_t	fiq_handler_pc;
51*91f16700Schasinglulu 	uint64_t	fiq_handler_cpsr;
52*91f16700Schasinglulu 	uint64_t	fiq_handler_sp;
53*91f16700Schasinglulu 	uint64_t	fiq_pc;
54*91f16700Schasinglulu 	uint64_t	fiq_cpsr;
55*91f16700Schasinglulu 	uint64_t	fiq_sp_el1;
56*91f16700Schasinglulu 	gp_regs_t	fiq_gpregs;
57*91f16700Schasinglulu 	struct trusty_stack	secure_stack;
58*91f16700Schasinglulu };
59*91f16700Schasinglulu 
60*91f16700Schasinglulu struct smc_args {
61*91f16700Schasinglulu 	uint64_t	r0;
62*91f16700Schasinglulu 	uint64_t	r1;
63*91f16700Schasinglulu 	uint64_t	r2;
64*91f16700Schasinglulu 	uint64_t	r3;
65*91f16700Schasinglulu 	uint64_t	r4;
66*91f16700Schasinglulu 	uint64_t	r5;
67*91f16700Schasinglulu 	uint64_t	r6;
68*91f16700Schasinglulu 	uint64_t	r7;
69*91f16700Schasinglulu };
70*91f16700Schasinglulu 
71*91f16700Schasinglulu static struct trusty_cpu_ctx trusty_cpu_ctx[PLATFORM_CORE_COUNT];
72*91f16700Schasinglulu 
73*91f16700Schasinglulu struct smc_args trusty_init_context_stack(void **sp, void *new_stack);
74*91f16700Schasinglulu struct smc_args trusty_context_switch_helper(void **sp, void *smc_params);
75*91f16700Schasinglulu 
76*91f16700Schasinglulu static uint32_t current_vmid;
77*91f16700Schasinglulu 
78*91f16700Schasinglulu static struct trusty_cpu_ctx *get_trusty_ctx(void)
79*91f16700Schasinglulu {
80*91f16700Schasinglulu 	return &trusty_cpu_ctx[plat_my_core_pos()];
81*91f16700Schasinglulu }
82*91f16700Schasinglulu 
83*91f16700Schasinglulu static bool is_hypervisor_mode(void)
84*91f16700Schasinglulu {
85*91f16700Schasinglulu 	uint64_t hcr = read_hcr();
86*91f16700Schasinglulu 
87*91f16700Schasinglulu 	return ((hcr & HYP_ENABLE_FLAG) != 0U) ? true : false;
88*91f16700Schasinglulu }
89*91f16700Schasinglulu 
90*91f16700Schasinglulu static struct smc_args trusty_context_switch(uint32_t security_state, uint64_t r0,
91*91f16700Schasinglulu 					 uint64_t r1, uint64_t r2, uint64_t r3)
92*91f16700Schasinglulu {
93*91f16700Schasinglulu 	struct smc_args args, ret_args;
94*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx = get_trusty_ctx();
95*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx_smc;
96*91f16700Schasinglulu 
97*91f16700Schasinglulu 	assert(ctx->saved_security_state != security_state);
98*91f16700Schasinglulu 
99*91f16700Schasinglulu 	args.r7 = 0;
100*91f16700Schasinglulu 	if (is_hypervisor_mode()) {
101*91f16700Schasinglulu 		/* According to the ARM DEN0028A spec, VMID is stored in x7 */
102*91f16700Schasinglulu 		ctx_smc = cm_get_context(NON_SECURE);
103*91f16700Schasinglulu 		assert(ctx_smc != NULL);
104*91f16700Schasinglulu 		args.r7 = SMC_GET_GP(ctx_smc, CTX_GPREG_X7);
105*91f16700Schasinglulu 	}
106*91f16700Schasinglulu 	/* r4, r5, r6 reserved for future use. */
107*91f16700Schasinglulu 	args.r6 = 0;
108*91f16700Schasinglulu 	args.r5 = 0;
109*91f16700Schasinglulu 	args.r4 = 0;
110*91f16700Schasinglulu 	args.r3 = r3;
111*91f16700Schasinglulu 	args.r2 = r2;
112*91f16700Schasinglulu 	args.r1 = r1;
113*91f16700Schasinglulu 	args.r0 = r0;
114*91f16700Schasinglulu 
115*91f16700Schasinglulu 	/*
116*91f16700Schasinglulu 	 * To avoid the additional overhead in PSCI flow, skip FP context
117*91f16700Schasinglulu 	 * saving/restoring in case of CPU suspend and resume, assuming that
118*91f16700Schasinglulu 	 * when it's needed the PSCI caller has preserved FP context before
119*91f16700Schasinglulu 	 * going here.
120*91f16700Schasinglulu 	 */
121*91f16700Schasinglulu 	if (r0 != SMC_FC_CPU_SUSPEND && r0 != SMC_FC_CPU_RESUME)
122*91f16700Schasinglulu 		fpregs_context_save(get_fpregs_ctx(cm_get_context(security_state)));
123*91f16700Schasinglulu 	cm_el1_sysregs_context_save(security_state);
124*91f16700Schasinglulu 
125*91f16700Schasinglulu 	ctx->saved_security_state = security_state;
126*91f16700Schasinglulu 	ret_args = trusty_context_switch_helper(&ctx->saved_sp, &args);
127*91f16700Schasinglulu 
128*91f16700Schasinglulu 	assert(ctx->saved_security_state == ((security_state == 0U) ? 1U : 0U));
129*91f16700Schasinglulu 
130*91f16700Schasinglulu 	cm_el1_sysregs_context_restore(security_state);
131*91f16700Schasinglulu 	if (r0 != SMC_FC_CPU_SUSPEND && r0 != SMC_FC_CPU_RESUME)
132*91f16700Schasinglulu 		fpregs_context_restore(get_fpregs_ctx(cm_get_context(security_state)));
133*91f16700Schasinglulu 
134*91f16700Schasinglulu 	cm_set_next_eret_context(security_state);
135*91f16700Schasinglulu 
136*91f16700Schasinglulu 	return ret_args;
137*91f16700Schasinglulu }
138*91f16700Schasinglulu 
139*91f16700Schasinglulu static uint64_t trusty_fiq_handler(uint32_t id,
140*91f16700Schasinglulu 				   uint32_t flags,
141*91f16700Schasinglulu 				   void *handle,
142*91f16700Schasinglulu 				   void *cookie)
143*91f16700Schasinglulu {
144*91f16700Schasinglulu 	struct smc_args ret;
145*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx = get_trusty_ctx();
146*91f16700Schasinglulu 
147*91f16700Schasinglulu 	assert(!is_caller_secure(flags));
148*91f16700Schasinglulu 
149*91f16700Schasinglulu 	ret = trusty_context_switch(NON_SECURE, SMC_FC_FIQ_ENTER, 0, 0, 0);
150*91f16700Schasinglulu 	if (ret.r0 != 0U) {
151*91f16700Schasinglulu 		SMC_RET0(handle);
152*91f16700Schasinglulu 	}
153*91f16700Schasinglulu 
154*91f16700Schasinglulu 	if (ctx->fiq_handler_active != 0) {
155*91f16700Schasinglulu 		INFO("%s: fiq handler already active\n", __func__);
156*91f16700Schasinglulu 		SMC_RET0(handle);
157*91f16700Schasinglulu 	}
158*91f16700Schasinglulu 
159*91f16700Schasinglulu 	ctx->fiq_handler_active = 1;
160*91f16700Schasinglulu 	(void)memcpy(&ctx->fiq_gpregs, get_gpregs_ctx(handle), sizeof(ctx->fiq_gpregs));
161*91f16700Schasinglulu 	ctx->fiq_pc = SMC_GET_EL3(handle, CTX_ELR_EL3);
162*91f16700Schasinglulu 	ctx->fiq_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3);
163*91f16700Schasinglulu 	ctx->fiq_sp_el1 = read_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1);
164*91f16700Schasinglulu 
165*91f16700Schasinglulu 	write_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_handler_sp);
166*91f16700Schasinglulu 	cm_set_elr_spsr_el3(NON_SECURE, ctx->fiq_handler_pc, (uint32_t)ctx->fiq_handler_cpsr);
167*91f16700Schasinglulu 
168*91f16700Schasinglulu 	SMC_RET0(handle);
169*91f16700Schasinglulu }
170*91f16700Schasinglulu 
171*91f16700Schasinglulu static uint64_t trusty_set_fiq_handler(void *handle, uint64_t cpu,
172*91f16700Schasinglulu 			uint64_t handler, uint64_t stack)
173*91f16700Schasinglulu {
174*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx;
175*91f16700Schasinglulu 
176*91f16700Schasinglulu 	if (cpu >= (uint64_t)PLATFORM_CORE_COUNT) {
177*91f16700Schasinglulu 		ERROR("%s: cpu %" PRId64 " >= %d\n", __func__, cpu, PLATFORM_CORE_COUNT);
178*91f16700Schasinglulu 		return (uint64_t)SM_ERR_INVALID_PARAMETERS;
179*91f16700Schasinglulu 	}
180*91f16700Schasinglulu 
181*91f16700Schasinglulu 	ctx = &trusty_cpu_ctx[cpu];
182*91f16700Schasinglulu 	ctx->fiq_handler_pc = handler;
183*91f16700Schasinglulu 	ctx->fiq_handler_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3);
184*91f16700Schasinglulu 	ctx->fiq_handler_sp = stack;
185*91f16700Schasinglulu 
186*91f16700Schasinglulu 	SMC_RET1(handle, 0);
187*91f16700Schasinglulu }
188*91f16700Schasinglulu 
189*91f16700Schasinglulu static uint64_t trusty_get_fiq_regs(void *handle)
190*91f16700Schasinglulu {
191*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx = get_trusty_ctx();
192*91f16700Schasinglulu 	uint64_t sp_el0 = read_ctx_reg(&ctx->fiq_gpregs, CTX_GPREG_SP_EL0);
193*91f16700Schasinglulu 
194*91f16700Schasinglulu 	SMC_RET4(handle, ctx->fiq_pc, ctx->fiq_cpsr, sp_el0, ctx->fiq_sp_el1);
195*91f16700Schasinglulu }
196*91f16700Schasinglulu 
197*91f16700Schasinglulu static uint64_t trusty_fiq_exit(void *handle, uint64_t x1, uint64_t x2, uint64_t x3)
198*91f16700Schasinglulu {
199*91f16700Schasinglulu 	struct smc_args ret;
200*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx = get_trusty_ctx();
201*91f16700Schasinglulu 
202*91f16700Schasinglulu 	if (ctx->fiq_handler_active == 0) {
203*91f16700Schasinglulu 		NOTICE("%s: fiq handler not active\n", __func__);
204*91f16700Schasinglulu 		SMC_RET1(handle, (uint64_t)SM_ERR_INVALID_PARAMETERS);
205*91f16700Schasinglulu 	}
206*91f16700Schasinglulu 
207*91f16700Schasinglulu 	ret = trusty_context_switch(NON_SECURE, SMC_FC_FIQ_EXIT, 0, 0, 0);
208*91f16700Schasinglulu 	if (ret.r0 != 1U) {
209*91f16700Schasinglulu 		INFO("%s(%p) SMC_FC_FIQ_EXIT returned unexpected value, %" PRId64 "\n",
210*91f16700Schasinglulu 		       __func__, handle, ret.r0);
211*91f16700Schasinglulu 	}
212*91f16700Schasinglulu 
213*91f16700Schasinglulu 	/*
214*91f16700Schasinglulu 	 * Restore register state to state recorded on fiq entry.
215*91f16700Schasinglulu 	 *
216*91f16700Schasinglulu 	 * x0, sp_el1, pc and cpsr need to be restored because el1 cannot
217*91f16700Schasinglulu 	 * restore them.
218*91f16700Schasinglulu 	 *
219*91f16700Schasinglulu 	 * x1-x4 and x8-x17 need to be restored here because smc_handler64
220*91f16700Schasinglulu 	 * corrupts them (el1 code also restored them).
221*91f16700Schasinglulu 	 */
222*91f16700Schasinglulu 	(void)memcpy(get_gpregs_ctx(handle), &ctx->fiq_gpregs, sizeof(ctx->fiq_gpregs));
223*91f16700Schasinglulu 	ctx->fiq_handler_active = 0;
224*91f16700Schasinglulu 	write_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_sp_el1);
225*91f16700Schasinglulu 	cm_set_elr_spsr_el3(NON_SECURE, ctx->fiq_pc, (uint32_t)ctx->fiq_cpsr);
226*91f16700Schasinglulu 
227*91f16700Schasinglulu 	SMC_RET0(handle);
228*91f16700Schasinglulu }
229*91f16700Schasinglulu 
230*91f16700Schasinglulu static uintptr_t trusty_smc_handler(uint32_t smc_fid,
231*91f16700Schasinglulu 			 u_register_t x1,
232*91f16700Schasinglulu 			 u_register_t x2,
233*91f16700Schasinglulu 			 u_register_t x3,
234*91f16700Schasinglulu 			 u_register_t x4,
235*91f16700Schasinglulu 			 void *cookie,
236*91f16700Schasinglulu 			 void *handle,
237*91f16700Schasinglulu 			 u_register_t flags)
238*91f16700Schasinglulu {
239*91f16700Schasinglulu 	struct smc_args ret;
240*91f16700Schasinglulu 	uint32_t vmid = 0U;
241*91f16700Schasinglulu 	entry_point_info_t *ep_info = bl31_plat_get_next_image_ep_info(SECURE);
242*91f16700Schasinglulu 
243*91f16700Schasinglulu 	/*
244*91f16700Schasinglulu 	 * Return success for SET_ROT_PARAMS if Trusty is not present, as
245*91f16700Schasinglulu 	 * Verified Boot is not even supported and returning success here
246*91f16700Schasinglulu 	 * would not compromise the boot process.
247*91f16700Schasinglulu 	 */
248*91f16700Schasinglulu 	if ((ep_info == NULL) && (smc_fid == SMC_YC_SET_ROT_PARAMS)) {
249*91f16700Schasinglulu 		SMC_RET1(handle, 0);
250*91f16700Schasinglulu 	} else if (ep_info == NULL) {
251*91f16700Schasinglulu 		SMC_RET1(handle, SMC_UNK);
252*91f16700Schasinglulu 	} else {
253*91f16700Schasinglulu 		; /* do nothing */
254*91f16700Schasinglulu 	}
255*91f16700Schasinglulu 
256*91f16700Schasinglulu 	if (is_caller_secure(flags)) {
257*91f16700Schasinglulu 		if (smc_fid == SMC_YC_NS_RETURN) {
258*91f16700Schasinglulu 			ret = trusty_context_switch(SECURE, x1, 0, 0, 0);
259*91f16700Schasinglulu 			SMC_RET8(handle, ret.r0, ret.r1, ret.r2, ret.r3,
260*91f16700Schasinglulu 				 ret.r4, ret.r5, ret.r6, ret.r7);
261*91f16700Schasinglulu 		}
262*91f16700Schasinglulu 		INFO("%s (0x%x, 0x%lx, 0x%lx, 0x%lx, 0x%lx, %p, %p, 0x%lx) \
263*91f16700Schasinglulu 		     cpu %d, unknown smc\n",
264*91f16700Schasinglulu 		     __func__, smc_fid, x1, x2, x3, x4, cookie, handle, flags,
265*91f16700Schasinglulu 		     plat_my_core_pos());
266*91f16700Schasinglulu 		SMC_RET1(handle, SMC_UNK);
267*91f16700Schasinglulu 	} else {
268*91f16700Schasinglulu 		switch (smc_fid) {
269*91f16700Schasinglulu 		case SMC_FC64_GET_UUID:
270*91f16700Schasinglulu 		case SMC_FC_GET_UUID:
271*91f16700Schasinglulu 			/* provide the UUID for the service to the client */
272*91f16700Schasinglulu 			SMC_UUID_RET(handle, trusty_uuid);
273*91f16700Schasinglulu 			break;
274*91f16700Schasinglulu 		case SMC_FC64_SET_FIQ_HANDLER:
275*91f16700Schasinglulu 			return trusty_set_fiq_handler(handle, x1, x2, x3);
276*91f16700Schasinglulu 		case SMC_FC64_GET_FIQ_REGS:
277*91f16700Schasinglulu 			return trusty_get_fiq_regs(handle);
278*91f16700Schasinglulu 		case SMC_FC_FIQ_EXIT:
279*91f16700Schasinglulu 			return trusty_fiq_exit(handle, x1, x2, x3);
280*91f16700Schasinglulu 		default:
281*91f16700Schasinglulu 			/* Not all OENs greater than SMC_ENTITY_SECURE_MONITOR are supported */
282*91f16700Schasinglulu 			if (SMC_ENTITY(smc_fid) > SMC_ENTITY_SECURE_MONITOR) {
283*91f16700Schasinglulu 				VERBOSE("%s: unsupported SMC FID (0x%x)\n", __func__, smc_fid);
284*91f16700Schasinglulu 				SMC_RET1(handle, SMC_UNK);
285*91f16700Schasinglulu 			}
286*91f16700Schasinglulu 
287*91f16700Schasinglulu 			if (is_hypervisor_mode())
288*91f16700Schasinglulu 				vmid = SMC_GET_GP(handle, CTX_GPREG_X7);
289*91f16700Schasinglulu 
290*91f16700Schasinglulu 			if ((current_vmid != 0) && (current_vmid != vmid)) {
291*91f16700Schasinglulu 				/* This message will cause SMC mechanism
292*91f16700Schasinglulu 				 * abnormal in multi-guest environment.
293*91f16700Schasinglulu 				 * Change it to WARN in case you need it.
294*91f16700Schasinglulu 				 */
295*91f16700Schasinglulu 				VERBOSE("Previous SMC not finished.\n");
296*91f16700Schasinglulu 				SMC_RET1(handle, SM_ERR_BUSY);
297*91f16700Schasinglulu 			}
298*91f16700Schasinglulu 			current_vmid = vmid;
299*91f16700Schasinglulu 			ret = trusty_context_switch(NON_SECURE, smc_fid, x1,
300*91f16700Schasinglulu 				x2, x3);
301*91f16700Schasinglulu 			current_vmid = 0;
302*91f16700Schasinglulu 			SMC_RET1(handle, ret.r0);
303*91f16700Schasinglulu 		}
304*91f16700Schasinglulu 	}
305*91f16700Schasinglulu }
306*91f16700Schasinglulu 
307*91f16700Schasinglulu static int32_t trusty_init(void)
308*91f16700Schasinglulu {
309*91f16700Schasinglulu 	entry_point_info_t *ep_info;
310*91f16700Schasinglulu 	struct smc_args zero_args = {0};
311*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx = get_trusty_ctx();
312*91f16700Schasinglulu 	uint32_t cpu = plat_my_core_pos();
313*91f16700Schasinglulu 	uint64_t reg_width = GET_RW(read_ctx_reg(get_el3state_ctx(&ctx->cpu_ctx),
314*91f16700Schasinglulu 			       CTX_SPSR_EL3));
315*91f16700Schasinglulu 
316*91f16700Schasinglulu 	/*
317*91f16700Schasinglulu 	 * Get information about the Trusty image. Its absence is a critical
318*91f16700Schasinglulu 	 * failure.
319*91f16700Schasinglulu 	 */
320*91f16700Schasinglulu 	ep_info = bl31_plat_get_next_image_ep_info(SECURE);
321*91f16700Schasinglulu 	assert(ep_info != NULL);
322*91f16700Schasinglulu 
323*91f16700Schasinglulu 	fpregs_context_save(get_fpregs_ctx(cm_get_context(NON_SECURE)));
324*91f16700Schasinglulu 	cm_el1_sysregs_context_save(NON_SECURE);
325*91f16700Schasinglulu 
326*91f16700Schasinglulu 	cm_set_context(&ctx->cpu_ctx, SECURE);
327*91f16700Schasinglulu 	cm_init_my_context(ep_info);
328*91f16700Schasinglulu 
329*91f16700Schasinglulu 	/*
330*91f16700Schasinglulu 	 * Adjust secondary cpu entry point for 32 bit images to the
331*91f16700Schasinglulu 	 * end of exception vectors
332*91f16700Schasinglulu 	 */
333*91f16700Schasinglulu 	if ((cpu != 0U) && (reg_width == MODE_RW_32)) {
334*91f16700Schasinglulu 		INFO("trusty: cpu %d, adjust entry point to 0x%lx\n",
335*91f16700Schasinglulu 		     cpu, ep_info->pc + (1U << 5));
336*91f16700Schasinglulu 		cm_set_elr_el3(SECURE, ep_info->pc + (1U << 5));
337*91f16700Schasinglulu 	}
338*91f16700Schasinglulu 
339*91f16700Schasinglulu 	cm_el1_sysregs_context_restore(SECURE);
340*91f16700Schasinglulu 	fpregs_context_restore(get_fpregs_ctx(cm_get_context(SECURE)));
341*91f16700Schasinglulu 	cm_set_next_eret_context(SECURE);
342*91f16700Schasinglulu 
343*91f16700Schasinglulu 	ctx->saved_security_state = ~0U; /* initial saved state is invalid */
344*91f16700Schasinglulu 	(void)trusty_init_context_stack(&ctx->saved_sp, &ctx->secure_stack.end);
345*91f16700Schasinglulu 
346*91f16700Schasinglulu 	(void)trusty_context_switch_helper(&ctx->saved_sp, &zero_args);
347*91f16700Schasinglulu 
348*91f16700Schasinglulu 	cm_el1_sysregs_context_restore(NON_SECURE);
349*91f16700Schasinglulu 	fpregs_context_restore(get_fpregs_ctx(cm_get_context(NON_SECURE)));
350*91f16700Schasinglulu 	cm_set_next_eret_context(NON_SECURE);
351*91f16700Schasinglulu 
352*91f16700Schasinglulu 	return 1;
353*91f16700Schasinglulu }
354*91f16700Schasinglulu 
355*91f16700Schasinglulu static void trusty_cpu_suspend(uint32_t off)
356*91f16700Schasinglulu {
357*91f16700Schasinglulu 	struct smc_args ret;
358*91f16700Schasinglulu 
359*91f16700Schasinglulu 	ret = trusty_context_switch(NON_SECURE, SMC_FC_CPU_SUSPEND, off, 0, 0);
360*91f16700Schasinglulu 	if (ret.r0 != 0U) {
361*91f16700Schasinglulu 		INFO("%s: cpu %d, SMC_FC_CPU_SUSPEND returned unexpected value, %" PRId64 "\n",
362*91f16700Schasinglulu 		     __func__, plat_my_core_pos(), ret.r0);
363*91f16700Schasinglulu 	}
364*91f16700Schasinglulu }
365*91f16700Schasinglulu 
366*91f16700Schasinglulu static void trusty_cpu_resume(uint32_t on)
367*91f16700Schasinglulu {
368*91f16700Schasinglulu 	struct smc_args ret;
369*91f16700Schasinglulu 
370*91f16700Schasinglulu 	ret = trusty_context_switch(NON_SECURE, SMC_FC_CPU_RESUME, on, 0, 0);
371*91f16700Schasinglulu 	if (ret.r0 != 0U) {
372*91f16700Schasinglulu 		INFO("%s: cpu %d, SMC_FC_CPU_RESUME returned unexpected value, %" PRId64 "\n",
373*91f16700Schasinglulu 		     __func__, plat_my_core_pos(), ret.r0);
374*91f16700Schasinglulu 	}
375*91f16700Schasinglulu }
376*91f16700Schasinglulu 
377*91f16700Schasinglulu static int32_t trusty_cpu_off_handler(u_register_t max_off_lvl)
378*91f16700Schasinglulu {
379*91f16700Schasinglulu 	trusty_cpu_suspend(max_off_lvl);
380*91f16700Schasinglulu 
381*91f16700Schasinglulu 	return 0;
382*91f16700Schasinglulu }
383*91f16700Schasinglulu 
384*91f16700Schasinglulu static void trusty_cpu_on_finish_handler(u_register_t max_off_lvl)
385*91f16700Schasinglulu {
386*91f16700Schasinglulu 	struct trusty_cpu_ctx *ctx = get_trusty_ctx();
387*91f16700Schasinglulu 
388*91f16700Schasinglulu 	if (ctx->saved_sp == NULL) {
389*91f16700Schasinglulu 		(void)trusty_init();
390*91f16700Schasinglulu 	} else {
391*91f16700Schasinglulu 		trusty_cpu_resume(max_off_lvl);
392*91f16700Schasinglulu 	}
393*91f16700Schasinglulu }
394*91f16700Schasinglulu 
395*91f16700Schasinglulu static void trusty_cpu_suspend_handler(u_register_t max_off_lvl)
396*91f16700Schasinglulu {
397*91f16700Schasinglulu 	trusty_cpu_suspend(max_off_lvl);
398*91f16700Schasinglulu }
399*91f16700Schasinglulu 
400*91f16700Schasinglulu static void trusty_cpu_suspend_finish_handler(u_register_t max_off_lvl)
401*91f16700Schasinglulu {
402*91f16700Schasinglulu 	trusty_cpu_resume(max_off_lvl);
403*91f16700Schasinglulu }
404*91f16700Schasinglulu 
405*91f16700Schasinglulu static const spd_pm_ops_t trusty_pm = {
406*91f16700Schasinglulu 	.svc_off = trusty_cpu_off_handler,
407*91f16700Schasinglulu 	.svc_suspend = trusty_cpu_suspend_handler,
408*91f16700Schasinglulu 	.svc_on_finish = trusty_cpu_on_finish_handler,
409*91f16700Schasinglulu 	.svc_suspend_finish = trusty_cpu_suspend_finish_handler,
410*91f16700Schasinglulu };
411*91f16700Schasinglulu 
412*91f16700Schasinglulu void plat_trusty_set_boot_args(aapcs64_params_t *args);
413*91f16700Schasinglulu 
414*91f16700Schasinglulu #if !defined(TSP_SEC_MEM_SIZE) && defined(BL32_MEM_SIZE)
415*91f16700Schasinglulu #define TSP_SEC_MEM_SIZE BL32_MEM_SIZE
416*91f16700Schasinglulu #endif
417*91f16700Schasinglulu 
418*91f16700Schasinglulu #ifdef TSP_SEC_MEM_SIZE
419*91f16700Schasinglulu #pragma weak plat_trusty_set_boot_args
420*91f16700Schasinglulu void plat_trusty_set_boot_args(aapcs64_params_t *args)
421*91f16700Schasinglulu {
422*91f16700Schasinglulu 	args->arg0 = TSP_SEC_MEM_SIZE;
423*91f16700Schasinglulu }
424*91f16700Schasinglulu #endif
425*91f16700Schasinglulu 
426*91f16700Schasinglulu static int32_t trusty_setup(void)
427*91f16700Schasinglulu {
428*91f16700Schasinglulu 	entry_point_info_t *ep_info;
429*91f16700Schasinglulu 	uint32_t instr;
430*91f16700Schasinglulu 	uint32_t flags;
431*91f16700Schasinglulu 	int32_t ret;
432*91f16700Schasinglulu 	bool aarch32 = false;
433*91f16700Schasinglulu 
434*91f16700Schasinglulu 	/* Get trusty's entry point info */
435*91f16700Schasinglulu 	ep_info = bl31_plat_get_next_image_ep_info(SECURE);
436*91f16700Schasinglulu 	if (ep_info == NULL) {
437*91f16700Schasinglulu 		VERBOSE("Trusty image missing.\n");
438*91f16700Schasinglulu 		return -1;
439*91f16700Schasinglulu 	}
440*91f16700Schasinglulu 
441*91f16700Schasinglulu 	/* memmap first page of trusty's code memory before peeking */
442*91f16700Schasinglulu 	ret = mmap_add_dynamic_region(ep_info->pc, /* PA */
443*91f16700Schasinglulu 			ep_info->pc, /* VA */
444*91f16700Schasinglulu 			PAGE_SIZE, /* size */
445*91f16700Schasinglulu 			MT_SECURE | MT_RW_DATA); /* attrs */
446*91f16700Schasinglulu 	assert(ret == 0);
447*91f16700Schasinglulu 
448*91f16700Schasinglulu 	/* peek into trusty's code to see if we have a 32-bit or 64-bit image */
449*91f16700Schasinglulu 	instr = *(uint32_t *)ep_info->pc;
450*91f16700Schasinglulu 
451*91f16700Schasinglulu 	if (instr >> 24 == 0xeaU) {
452*91f16700Schasinglulu 		INFO("trusty: Found 32 bit image\n");
453*91f16700Schasinglulu 		aarch32 = true;
454*91f16700Schasinglulu 	} else if (instr >> 8 == 0xd53810U || instr >> 16 == 0x9400U) {
455*91f16700Schasinglulu 		INFO("trusty: Found 64 bit image\n");
456*91f16700Schasinglulu 	} else {
457*91f16700Schasinglulu 		ERROR("trusty: Found unknown image, 0x%x\n", instr);
458*91f16700Schasinglulu 		return -1;
459*91f16700Schasinglulu 	}
460*91f16700Schasinglulu 
461*91f16700Schasinglulu 	/* unmap trusty's memory page */
462*91f16700Schasinglulu 	(void)mmap_remove_dynamic_region(ep_info->pc, PAGE_SIZE);
463*91f16700Schasinglulu 
464*91f16700Schasinglulu 	SET_PARAM_HEAD(ep_info, PARAM_EP, VERSION_1, SECURE | EP_ST_ENABLE);
465*91f16700Schasinglulu 	if (!aarch32)
466*91f16700Schasinglulu 		ep_info->spsr = SPSR_64(MODE_EL1, MODE_SP_ELX,
467*91f16700Schasinglulu 					DISABLE_ALL_EXCEPTIONS);
468*91f16700Schasinglulu 	else
469*91f16700Schasinglulu 		ep_info->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM,
470*91f16700Schasinglulu 					    SPSR_E_LITTLE,
471*91f16700Schasinglulu 					    DAIF_FIQ_BIT |
472*91f16700Schasinglulu 					    DAIF_IRQ_BIT |
473*91f16700Schasinglulu 					    DAIF_ABT_BIT);
474*91f16700Schasinglulu 	(void)memset(&ep_info->args, 0, sizeof(ep_info->args));
475*91f16700Schasinglulu 	plat_trusty_set_boot_args(&ep_info->args);
476*91f16700Schasinglulu 
477*91f16700Schasinglulu 	/* register init handler */
478*91f16700Schasinglulu 	bl31_register_bl32_init(trusty_init);
479*91f16700Schasinglulu 
480*91f16700Schasinglulu 	/* register power management hooks */
481*91f16700Schasinglulu 	psci_register_spd_pm_hook(&trusty_pm);
482*91f16700Schasinglulu 
483*91f16700Schasinglulu 	/* register interrupt handler */
484*91f16700Schasinglulu 	flags = 0;
485*91f16700Schasinglulu 	set_interrupt_rm_flag(flags, NON_SECURE);
486*91f16700Schasinglulu 	ret = register_interrupt_type_handler(INTR_TYPE_S_EL1,
487*91f16700Schasinglulu 					      trusty_fiq_handler,
488*91f16700Schasinglulu 					      flags);
489*91f16700Schasinglulu 	if (ret != 0) {
490*91f16700Schasinglulu 		VERBOSE("trusty: failed to register fiq handler, ret = %d\n", ret);
491*91f16700Schasinglulu 	}
492*91f16700Schasinglulu 
493*91f16700Schasinglulu 	if (aarch32) {
494*91f16700Schasinglulu 		entry_point_info_t *ns_ep_info;
495*91f16700Schasinglulu 		uint32_t spsr;
496*91f16700Schasinglulu 
497*91f16700Schasinglulu 		ns_ep_info = bl31_plat_get_next_image_ep_info(NON_SECURE);
498*91f16700Schasinglulu 		if (ns_ep_info == NULL) {
499*91f16700Schasinglulu 			NOTICE("Trusty: non-secure image missing.\n");
500*91f16700Schasinglulu 			return -1;
501*91f16700Schasinglulu 		}
502*91f16700Schasinglulu 		spsr = ns_ep_info->spsr;
503*91f16700Schasinglulu 		if (GET_RW(spsr) == MODE_RW_64 && GET_EL(spsr) == MODE_EL2) {
504*91f16700Schasinglulu 			spsr &= ~(MODE_EL_MASK << MODE_EL_SHIFT);
505*91f16700Schasinglulu 			spsr |= MODE_EL1 << MODE_EL_SHIFT;
506*91f16700Schasinglulu 		}
507*91f16700Schasinglulu 		if (GET_RW(spsr) == MODE_RW_32 && GET_M32(spsr) == MODE32_hyp) {
508*91f16700Schasinglulu 			spsr &= ~(MODE32_MASK << MODE32_SHIFT);
509*91f16700Schasinglulu 			spsr |= MODE32_svc << MODE32_SHIFT;
510*91f16700Schasinglulu 		}
511*91f16700Schasinglulu 		if (spsr != ns_ep_info->spsr) {
512*91f16700Schasinglulu 			NOTICE("Trusty: Switch bl33 from EL2 to EL1 (spsr 0x%x -> 0x%x)\n",
513*91f16700Schasinglulu 			       ns_ep_info->spsr, spsr);
514*91f16700Schasinglulu 			ns_ep_info->spsr = spsr;
515*91f16700Schasinglulu 		}
516*91f16700Schasinglulu 	}
517*91f16700Schasinglulu 
518*91f16700Schasinglulu 	return 0;
519*91f16700Schasinglulu }
520*91f16700Schasinglulu 
521*91f16700Schasinglulu /* Define a SPD runtime service descriptor for fast SMC calls */
522*91f16700Schasinglulu DECLARE_RT_SVC(
523*91f16700Schasinglulu 	trusty_fast,
524*91f16700Schasinglulu 
525*91f16700Schasinglulu 	OEN_TOS_START,
526*91f16700Schasinglulu 	OEN_TOS_END,
527*91f16700Schasinglulu 	SMC_TYPE_FAST,
528*91f16700Schasinglulu 	trusty_setup,
529*91f16700Schasinglulu 	trusty_smc_handler
530*91f16700Schasinglulu );
531*91f16700Schasinglulu 
532*91f16700Schasinglulu /* Define a SPD runtime service descriptor for yielding SMC calls */
533*91f16700Schasinglulu DECLARE_RT_SVC(
534*91f16700Schasinglulu 	trusty_std,
535*91f16700Schasinglulu 
536*91f16700Schasinglulu 	OEN_TAP_START,
537*91f16700Schasinglulu 	SMC_ENTITY_SECURE_MONITOR,
538*91f16700Schasinglulu 	SMC_TYPE_YIELD,
539*91f16700Schasinglulu 	NULL,
540*91f16700Schasinglulu 	trusty_smc_handler
541*91f16700Schasinglulu );
542