1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2014-2022, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved. 4*91f16700Schasinglulu * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 5*91f16700Schasinglulu * 6*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 7*91f16700Schasinglulu */ 8*91f16700Schasinglulu 9*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 10*91f16700Schasinglulu #define PLATFORM_DEF_H 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <arch.h> 13*91f16700Schasinglulu #include <common/interrupt_props.h> 14*91f16700Schasinglulu #include <drivers/arm/gic_common.h> 15*91f16700Schasinglulu #include <lib/utils_def.h> 16*91f16700Schasinglulu 17*91f16700Schasinglulu #include "zynqmp_def.h" 18*91f16700Schasinglulu 19*91f16700Schasinglulu /******************************************************************************* 20*91f16700Schasinglulu * Generic platform constants 21*91f16700Schasinglulu ******************************************************************************/ 22*91f16700Schasinglulu 23*91f16700Schasinglulu /* Size of cacheable stacks */ 24*91f16700Schasinglulu #ifndef PLATFORM_STACK_SIZE 25*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x440 26*91f16700Schasinglulu #endif 27*91f16700Schasinglulu 28*91f16700Schasinglulu #define PLATFORM_CORE_COUNT U(4) 29*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL U(1) 30*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(1) 31*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(2) 32*91f16700Schasinglulu 33*91f16700Schasinglulu /******************************************************************************* 34*91f16700Schasinglulu * BL31 specific defines. 35*91f16700Schasinglulu ******************************************************************************/ 36*91f16700Schasinglulu /* 37*91f16700Schasinglulu * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if 38*91f16700Schasinglulu * present). BL31_BASE is calculated using the current BL31 debug size plus a 39*91f16700Schasinglulu * little space for growth. 40*91f16700Schasinglulu */ 41*91f16700Schasinglulu #ifndef ZYNQMP_ATF_MEM_BASE 42*91f16700Schasinglulu #if !DEBUG && defined(SPD_none) && !SDEI_SUPPORT 43*91f16700Schasinglulu # define BL31_BASE U(0xfffea000) 44*91f16700Schasinglulu # define BL31_LIMIT U(0x100000000) 45*91f16700Schasinglulu #else 46*91f16700Schasinglulu # define BL31_BASE U(0x1000) 47*91f16700Schasinglulu # define BL31_LIMIT U(0x80000) 48*91f16700Schasinglulu #endif 49*91f16700Schasinglulu #else 50*91f16700Schasinglulu # define BL31_BASE U(ZYNQMP_ATF_MEM_BASE) 51*91f16700Schasinglulu # define BL31_LIMIT (UL(ZYNQMP_ATF_MEM_BASE) + U(ZYNQMP_ATF_MEM_SIZE)) 52*91f16700Schasinglulu # ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE 53*91f16700Schasinglulu # define BL31_PROGBITS_LIMIT (UL(ZYNQMP_ATF_MEM_BASE) + U(ZYNQMP_ATF_MEM_PROGBITS_SIZE)) 54*91f16700Schasinglulu # endif 55*91f16700Schasinglulu #endif 56*91f16700Schasinglulu 57*91f16700Schasinglulu /******************************************************************************* 58*91f16700Schasinglulu * BL32 specific defines. 59*91f16700Schasinglulu ******************************************************************************/ 60*91f16700Schasinglulu #ifndef ZYNQMP_BL32_MEM_BASE 61*91f16700Schasinglulu # define BL32_BASE U(0x60000000) 62*91f16700Schasinglulu # define BL32_LIMIT U(0x80000000) 63*91f16700Schasinglulu #else 64*91f16700Schasinglulu # define BL32_BASE U(ZYNQMP_BL32_MEM_BASE) 65*91f16700Schasinglulu # define BL32_LIMIT (UL(ZYNQMP_BL32_MEM_BASE) + U(ZYNQMP_BL32_MEM_SIZE)) 66*91f16700Schasinglulu #endif 67*91f16700Schasinglulu 68*91f16700Schasinglulu /******************************************************************************* 69*91f16700Schasinglulu * BL33 specific defines. 70*91f16700Schasinglulu ******************************************************************************/ 71*91f16700Schasinglulu #ifndef PRELOADED_BL33_BASE 72*91f16700Schasinglulu # define PLAT_ARM_NS_IMAGE_BASE U(0x8000000) 73*91f16700Schasinglulu #else 74*91f16700Schasinglulu # define PLAT_ARM_NS_IMAGE_BASE U(PRELOADED_BL33_BASE) 75*91f16700Schasinglulu #endif 76*91f16700Schasinglulu 77*91f16700Schasinglulu /******************************************************************************* 78*91f16700Schasinglulu * TSP specific defines. 79*91f16700Schasinglulu ******************************************************************************/ 80*91f16700Schasinglulu #define TSP_SEC_MEM_BASE BL32_BASE 81*91f16700Schasinglulu #define TSP_SEC_MEM_SIZE (BL32_LIMIT - BL32_BASE) 82*91f16700Schasinglulu 83*91f16700Schasinglulu /* ID of the secure physical generic timer interrupt used by the TSP */ 84*91f16700Schasinglulu #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 85*91f16700Schasinglulu 86*91f16700Schasinglulu /******************************************************************************* 87*91f16700Schasinglulu * Platform specific page table and MMU setup constants 88*91f16700Schasinglulu ******************************************************************************/ 89*91f16700Schasinglulu #define XILINX_OF_BOARD_DTB_MAX_SIZE U(0x200000) 90*91f16700Schasinglulu #define PLAT_DDR_LOWMEM_MAX U(0x80000000) 91*91f16700Schasinglulu #define PLAT_OCM_BASE U(0xFFFC0000) 92*91f16700Schasinglulu #define PLAT_OCM_LIMIT U(0xFFFFFFFF) 93*91f16700Schasinglulu 94*91f16700Schasinglulu #define IS_TFA_IN_OCM(x) ((x >= PLAT_OCM_BASE) && (x < PLAT_OCM_LIMIT)) 95*91f16700Schasinglulu 96*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 97*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 98*91f16700Schasinglulu 99*91f16700Schasinglulu #ifndef MAX_MMAP_REGIONS 100*91f16700Schasinglulu #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE)) 101*91f16700Schasinglulu #define MAX_MMAP_REGIONS 8 102*91f16700Schasinglulu #else 103*91f16700Schasinglulu #define MAX_MMAP_REGIONS 7 104*91f16700Schasinglulu #endif 105*91f16700Schasinglulu #endif 106*91f16700Schasinglulu 107*91f16700Schasinglulu #ifndef MAX_XLAT_TABLES 108*91f16700Schasinglulu #if !IS_TFA_IN_OCM(BL31_BASE) 109*91f16700Schasinglulu #define MAX_XLAT_TABLES 8 110*91f16700Schasinglulu #else 111*91f16700Schasinglulu #define MAX_XLAT_TABLES 5 112*91f16700Schasinglulu #endif 113*91f16700Schasinglulu #endif 114*91f16700Schasinglulu 115*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT 6 116*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 117*91f16700Schasinglulu 118*91f16700Schasinglulu #define ZYNQMP_SDEI_SGI_PRIVATE U(8) 119*91f16700Schasinglulu 120*91f16700Schasinglulu /* Platform macros to support exception handling framework */ 121*91f16700Schasinglulu #define PLAT_PRI_BITS U(3) 122*91f16700Schasinglulu #define PLAT_SDEI_CRITICAL_PRI 0x10 123*91f16700Schasinglulu #define PLAT_SDEI_NORMAL_PRI 0x20 124*91f16700Schasinglulu 125*91f16700Schasinglulu #define PLAT_ARM_GICD_BASE BASE_GICD_BASE 126*91f16700Schasinglulu #define PLAT_ARM_GICC_BASE BASE_GICC_BASE 127*91f16700Schasinglulu /* 128*91f16700Schasinglulu * Define properties of Group 1 Secure and Group 0 interrupts as per GICv3 129*91f16700Schasinglulu * terminology. On a GICv2 system or mode, the lists will be merged and treated 130*91f16700Schasinglulu * as Group 0 interrupts. 131*91f16700Schasinglulu */ 132*91f16700Schasinglulu #if !ZYNQMP_WDT_RESTART 133*91f16700Schasinglulu #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 134*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \ 135*91f16700Schasinglulu GIC_INTR_CFG_LEVEL), \ 136*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 137*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 138*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 139*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 140*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 141*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 142*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ 143*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 144*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ 145*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 146*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ 147*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 148*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ 149*91f16700Schasinglulu GIC_INTR_CFG_EDGE) 150*91f16700Schasinglulu #else 151*91f16700Schasinglulu #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 152*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \ 153*91f16700Schasinglulu GIC_INTR_CFG_LEVEL), \ 154*91f16700Schasinglulu INTR_PROP_DESC(IRQ_TTC3_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 155*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 156*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 157*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 158*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 159*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 160*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 161*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 162*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ 163*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 164*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ 165*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 166*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ 167*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 168*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ 169*91f16700Schasinglulu GIC_INTR_CFG_EDGE) 170*91f16700Schasinglulu #endif 171*91f16700Schasinglulu 172*91f16700Schasinglulu #define PLAT_ARM_G0_IRQ_PROPS(grp) \ 173*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, grp, \ 174*91f16700Schasinglulu GIC_INTR_CFG_EDGE) 175*91f16700Schasinglulu 176*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */ 177