xref: /arm-trusted-firmware/plat/xilinx/versal_net/plat_psci.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4*91f16700Schasinglulu  * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
5*91f16700Schasinglulu  *
6*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
7*91f16700Schasinglulu  */
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <assert.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <common/debug.h>
12*91f16700Schasinglulu #include <common/runtime_svc.h>
13*91f16700Schasinglulu #include <lib/mmio.h>
14*91f16700Schasinglulu #include <lib/psci/psci.h>
15*91f16700Schasinglulu #include <plat/arm/common/plat_arm.h>
16*91f16700Schasinglulu #include <plat/common/platform.h>
17*91f16700Schasinglulu #include <plat_arm.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #include <plat_private.h>
20*91f16700Schasinglulu #include <pm_defs.h>
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #define PM_RET_ERROR_NOFEATURE U(19)
23*91f16700Schasinglulu 
24*91f16700Schasinglulu static uintptr_t versal_net_sec_entry;
25*91f16700Schasinglulu 
26*91f16700Schasinglulu static void zynqmp_cpu_standby(plat_local_state_t cpu_state)
27*91f16700Schasinglulu {
28*91f16700Schasinglulu 	dsb();
29*91f16700Schasinglulu 	wfi();
30*91f16700Schasinglulu }
31*91f16700Schasinglulu 
32*91f16700Schasinglulu static int32_t zynqmp_nopmu_pwr_domain_on(u_register_t mpidr)
33*91f16700Schasinglulu {
34*91f16700Schasinglulu 	uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
35*91f16700Schasinglulu 	uint32_t cpu = cpu_id % PLATFORM_CORE_COUNT_PER_CLUSTER;
36*91f16700Schasinglulu 	uint32_t cluster = cpu_id / PLATFORM_CORE_COUNT_PER_CLUSTER;
37*91f16700Schasinglulu 	uintptr_t apu_cluster_base = 0, apu_pcli_base, apu_pcli_cluster = 0;
38*91f16700Schasinglulu 	uintptr_t rst_apu_cluster = PSX_CRF + RST_APU0_OFFSET + (cluster * 0x4);
39*91f16700Schasinglulu 
40*91f16700Schasinglulu 	VERBOSE("%s: mpidr: 0x%lx, cpuid: %x, cpu: %x, cluster: %x\n",
41*91f16700Schasinglulu 		__func__, mpidr, cpu_id, cpu, cluster);
42*91f16700Schasinglulu 
43*91f16700Schasinglulu 	if (cpu_id == -1) {
44*91f16700Schasinglulu 		return PSCI_E_INTERN_FAIL;
45*91f16700Schasinglulu 	}
46*91f16700Schasinglulu 
47*91f16700Schasinglulu 	if (platform_id == VERSAL_NET_SPP && cluster > 1) {
48*91f16700Schasinglulu 		panic();
49*91f16700Schasinglulu 	}
50*91f16700Schasinglulu 
51*91f16700Schasinglulu 	if (cluster > 3) {
52*91f16700Schasinglulu 		panic();
53*91f16700Schasinglulu 	}
54*91f16700Schasinglulu 
55*91f16700Schasinglulu 	apu_pcli_cluster = APU_PCLI + APU_PCLI_CLUSTER_OFFSET + (cluster * APU_PCLI_CLUSTER_STEP);
56*91f16700Schasinglulu 	apu_cluster_base = APU_CLUSTER0 + (cluster * APU_CLUSTER_STEP);
57*91f16700Schasinglulu 
58*91f16700Schasinglulu 	/* Enable clock */
59*91f16700Schasinglulu 	mmio_setbits_32(PSX_CRF + ACPU0_CLK_CTRL + (cluster * 0x4), ACPU_CLK_CTRL_CLKACT);
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	/* Enable cluster states */
62*91f16700Schasinglulu 	mmio_setbits_32(apu_pcli_cluster + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_SET);
63*91f16700Schasinglulu 	mmio_setbits_32(apu_pcli_cluster + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
64*91f16700Schasinglulu 
65*91f16700Schasinglulu 	/* assert core reset */
66*91f16700Schasinglulu 	mmio_setbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
67*91f16700Schasinglulu 
68*91f16700Schasinglulu 	/* program RVBAR */
69*91f16700Schasinglulu 	mmio_write_32(apu_cluster_base + APU_RVBAR_L_0 + (cpu << 3),
70*91f16700Schasinglulu 		      (uint32_t)versal_net_sec_entry);
71*91f16700Schasinglulu 	mmio_write_32(apu_cluster_base + APU_RVBAR_H_0 + (cpu << 3),
72*91f16700Schasinglulu 		      versal_net_sec_entry >> 32);
73*91f16700Schasinglulu 
74*91f16700Schasinglulu 	/* de-assert core reset */
75*91f16700Schasinglulu 	mmio_clrbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
76*91f16700Schasinglulu 
77*91f16700Schasinglulu 	/* clear cluster resets */
78*91f16700Schasinglulu 	mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_WARM_RESET);
79*91f16700Schasinglulu 	mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_COLD_RESET);
80*91f16700Schasinglulu 
81*91f16700Schasinglulu 	apu_pcli_base = APU_PCLI + (APU_PCLI_CPU_STEP * cpu) +
82*91f16700Schasinglulu 			(APU_PCLI_CLUSTER_CPU_STEP * cluster);
83*91f16700Schasinglulu 
84*91f16700Schasinglulu 	mmio_write_32(apu_pcli_base + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_CLEAR);
85*91f16700Schasinglulu 	mmio_write_32(apu_pcli_base + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
86*91f16700Schasinglulu 
87*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
88*91f16700Schasinglulu }
89*91f16700Schasinglulu 
90*91f16700Schasinglulu static void zynqmp_nopmu_pwr_domain_off(const psci_power_state_t *target_state)
91*91f16700Schasinglulu {
92*91f16700Schasinglulu }
93*91f16700Schasinglulu 
94*91f16700Schasinglulu static void __dead2 zynqmp_nopmu_system_reset(void)
95*91f16700Schasinglulu {
96*91f16700Schasinglulu 	while (1)
97*91f16700Schasinglulu 		wfi();
98*91f16700Schasinglulu }
99*91f16700Schasinglulu 
100*91f16700Schasinglulu static int32_t zynqmp_validate_ns_entrypoint(uint64_t ns_entrypoint)
101*91f16700Schasinglulu {
102*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
103*91f16700Schasinglulu }
104*91f16700Schasinglulu 
105*91f16700Schasinglulu static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state)
106*91f16700Schasinglulu {
107*91f16700Schasinglulu }
108*91f16700Schasinglulu 
109*91f16700Schasinglulu static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
110*91f16700Schasinglulu {
111*91f16700Schasinglulu 	plat_versal_net_gic_pcpu_init();
112*91f16700Schasinglulu 	plat_versal_net_gic_cpuif_enable();
113*91f16700Schasinglulu }
114*91f16700Schasinglulu 
115*91f16700Schasinglulu static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
116*91f16700Schasinglulu {
117*91f16700Schasinglulu }
118*91f16700Schasinglulu 
119*91f16700Schasinglulu static void __dead2 zynqmp_system_off(void)
120*91f16700Schasinglulu {
121*91f16700Schasinglulu 	while (1)
122*91f16700Schasinglulu 		wfi();
123*91f16700Schasinglulu }
124*91f16700Schasinglulu 
125*91f16700Schasinglulu static int32_t zynqmp_validate_power_state(uint32_t power_state, psci_power_state_t *req_state)
126*91f16700Schasinglulu {
127*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
128*91f16700Schasinglulu }
129*91f16700Schasinglulu 
130*91f16700Schasinglulu static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state)
131*91f16700Schasinglulu {
132*91f16700Schasinglulu 	req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
133*91f16700Schasinglulu 	req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
134*91f16700Schasinglulu }
135*91f16700Schasinglulu 
136*91f16700Schasinglulu static const struct plat_psci_ops versal_net_nopmc_psci_ops = {
137*91f16700Schasinglulu 	.cpu_standby			= zynqmp_cpu_standby,
138*91f16700Schasinglulu 	.pwr_domain_on			= zynqmp_nopmu_pwr_domain_on,
139*91f16700Schasinglulu 	.pwr_domain_off			= zynqmp_nopmu_pwr_domain_off,
140*91f16700Schasinglulu 	.system_reset			= zynqmp_nopmu_system_reset,
141*91f16700Schasinglulu 	.validate_ns_entrypoint		= zynqmp_validate_ns_entrypoint,
142*91f16700Schasinglulu 	.pwr_domain_suspend		= zynqmp_pwr_domain_suspend,
143*91f16700Schasinglulu 	.pwr_domain_on_finish		= zynqmp_pwr_domain_on_finish,
144*91f16700Schasinglulu 	.pwr_domain_suspend_finish	= zynqmp_pwr_domain_suspend_finish,
145*91f16700Schasinglulu 	.system_off			= zynqmp_system_off,
146*91f16700Schasinglulu 	.validate_power_state		= zynqmp_validate_power_state,
147*91f16700Schasinglulu 	.get_sys_suspend_power_state	= zynqmp_get_sys_suspend_power_state,
148*91f16700Schasinglulu };
149*91f16700Schasinglulu 
150*91f16700Schasinglulu /*******************************************************************************
151*91f16700Schasinglulu  * Export the platform specific power ops.
152*91f16700Schasinglulu  ******************************************************************************/
153*91f16700Schasinglulu int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint,
154*91f16700Schasinglulu 			    const struct plat_psci_ops **psci_ops)
155*91f16700Schasinglulu {
156*91f16700Schasinglulu 	versal_net_sec_entry = sec_entrypoint;
157*91f16700Schasinglulu 
158*91f16700Schasinglulu 	VERBOSE("Setting up entry point %lx\n", versal_net_sec_entry);
159*91f16700Schasinglulu 
160*91f16700Schasinglulu 	*psci_ops = &versal_net_nopmc_psci_ops;
161*91f16700Schasinglulu 
162*91f16700Schasinglulu 	return 0;
163*91f16700Schasinglulu }
164*91f16700Schasinglulu 
165*91f16700Schasinglulu int sip_svc_setup_init(void)
166*91f16700Schasinglulu {
167*91f16700Schasinglulu 	return 0;
168*91f16700Schasinglulu }
169*91f16700Schasinglulu 
170*91f16700Schasinglulu static int32_t no_pm_ioctl(uint32_t device_id, uint32_t ioctl_id,
171*91f16700Schasinglulu 			   uint32_t arg1, uint32_t arg2)
172*91f16700Schasinglulu {
173*91f16700Schasinglulu 	VERBOSE("%s: ioctl_id: %x, arg1: %x\n", __func__, ioctl_id, arg1);
174*91f16700Schasinglulu 	if (ioctl_id == IOCTL_OSPI_MUX_SELECT) {
175*91f16700Schasinglulu 		mmio_write_32(SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL, arg1);
176*91f16700Schasinglulu 		return 0;
177*91f16700Schasinglulu 	}
178*91f16700Schasinglulu 	return PM_RET_ERROR_NOFEATURE;
179*91f16700Schasinglulu }
180*91f16700Schasinglulu 
181*91f16700Schasinglulu static uint64_t no_pm_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3,
182*91f16700Schasinglulu 			      uint64_t x4, void *cookie, void *handle, uint64_t flags)
183*91f16700Schasinglulu {
184*91f16700Schasinglulu 	int32_t ret;
185*91f16700Schasinglulu 	uint32_t arg[4], api_id;
186*91f16700Schasinglulu 
187*91f16700Schasinglulu 	arg[0] = (uint32_t)x1;
188*91f16700Schasinglulu 	arg[1] = (uint32_t)(x1 >> 32);
189*91f16700Schasinglulu 	arg[2] = (uint32_t)x2;
190*91f16700Schasinglulu 	arg[3] = (uint32_t)(x2 >> 32);
191*91f16700Schasinglulu 
192*91f16700Schasinglulu 	api_id = smc_fid & FUNCID_NUM_MASK;
193*91f16700Schasinglulu 	VERBOSE("%s: smc_fid: %x, api_id=0x%x\n", __func__, smc_fid, api_id);
194*91f16700Schasinglulu 
195*91f16700Schasinglulu 	switch (api_id) {
196*91f16700Schasinglulu 	case PM_IOCTL:
197*91f16700Schasinglulu 	{
198*91f16700Schasinglulu 		ret = no_pm_ioctl(arg[0], arg[1], arg[2], arg[3]);
199*91f16700Schasinglulu 		SMC_RET1(handle, (uint64_t)ret);
200*91f16700Schasinglulu 	}
201*91f16700Schasinglulu 	case PM_GET_CHIPID:
202*91f16700Schasinglulu 	{
203*91f16700Schasinglulu 		uint32_t idcode, version;
204*91f16700Schasinglulu 
205*91f16700Schasinglulu 		idcode  = mmio_read_32(PMC_TAP);
206*91f16700Schasinglulu 		version = mmio_read_32(PMC_TAP_VERSION);
207*91f16700Schasinglulu 		SMC_RET2(handle, ((uint64_t)idcode << 32), version);
208*91f16700Schasinglulu 	}
209*91f16700Schasinglulu 	default:
210*91f16700Schasinglulu 		WARN("Unimplemented PM Service Call: 0x%x\n", smc_fid);
211*91f16700Schasinglulu 		SMC_RET1(handle, SMC_UNK);
212*91f16700Schasinglulu 	}
213*91f16700Schasinglulu }
214*91f16700Schasinglulu 
215*91f16700Schasinglulu uint64_t smc_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3, uint64_t x4,
216*91f16700Schasinglulu 		     void *cookie, void *handle, uint64_t flags)
217*91f16700Schasinglulu {
218*91f16700Schasinglulu 	return no_pm_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
219*91f16700Schasinglulu }
220