xref: /arm-trusted-firmware/plat/xilinx/versal_net/include/versal_net_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2022, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4*91f16700Schasinglulu  * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
5*91f16700Schasinglulu  *
6*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
7*91f16700Schasinglulu  */
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #ifndef VERSAL_NET_DEF_H
10*91f16700Schasinglulu #define VERSAL_NET_DEF_H
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <plat/arm/common/smccc_def.h>
13*91f16700Schasinglulu #include <plat/common/common_def.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #define MAX_INTR_EL3			2
16*91f16700Schasinglulu 
17*91f16700Schasinglulu /* List all consoles */
18*91f16700Schasinglulu #define VERSAL_NET_CONSOLE_ID_pl011	U(1)
19*91f16700Schasinglulu #define VERSAL_NET_CONSOLE_ID_pl011_0	U(1)
20*91f16700Schasinglulu #define VERSAL_NET_CONSOLE_ID_pl011_1	U(2)
21*91f16700Schasinglulu #define VERSAL_NET_CONSOLE_ID_dcc	U(3)
22*91f16700Schasinglulu 
23*91f16700Schasinglulu #define CONSOLE_IS(con)	(VERSAL_NET_CONSOLE_ID_ ## con == VERSAL_NET_CONSOLE)
24*91f16700Schasinglulu 
25*91f16700Schasinglulu /* List all platforms */
26*91f16700Schasinglulu #define VERSAL_NET_SILICON		U(0)
27*91f16700Schasinglulu #define VERSAL_NET_SPP			U(1)
28*91f16700Schasinglulu #define VERSAL_NET_EMU			U(2)
29*91f16700Schasinglulu #define VERSAL_NET_QEMU			U(3)
30*91f16700Schasinglulu #define VERSAL_NET_QEMU_COSIM		U(7)
31*91f16700Schasinglulu 
32*91f16700Schasinglulu /* For platform detection */
33*91f16700Schasinglulu #define PMC_TAP				U(0xF11A0000)
34*91f16700Schasinglulu #define PMC_TAP_VERSION			(PMC_TAP + 0x4U)
35*91f16700Schasinglulu # define PLATFORM_MASK			GENMASK(27U, 24U)
36*91f16700Schasinglulu # define PLATFORM_VERSION_MASK		GENMASK(31U, 28U)
37*91f16700Schasinglulu 
38*91f16700Schasinglulu /* Global timer reset */
39*91f16700Schasinglulu #define PSX_CRF			U(0xEC200000)
40*91f16700Schasinglulu #define ACPU0_CLK_CTRL		U(0x10C)
41*91f16700Schasinglulu #define ACPU_CLK_CTRL_CLKACT	BIT(25)
42*91f16700Schasinglulu 
43*91f16700Schasinglulu #define RST_APU0_OFFSET		U(0x300)
44*91f16700Schasinglulu #define RST_APU_COLD_RESET	BIT(0)
45*91f16700Schasinglulu #define RST_APU_WARN_RESET	BIT(4)
46*91f16700Schasinglulu #define RST_APU_CLUSTER_COLD_RESET	BIT(8)
47*91f16700Schasinglulu #define RST_APU_CLUSTER_WARM_RESET	BIT(9)
48*91f16700Schasinglulu 
49*91f16700Schasinglulu #define PSX_CRF_RST_TIMESTAMP_OFFSET	U(0x33C)
50*91f16700Schasinglulu 
51*91f16700Schasinglulu #define APU_PCLI			(0xECB10000ULL)
52*91f16700Schasinglulu #define APU_PCLI_CPU_STEP		(0x30ULL)
53*91f16700Schasinglulu #define APU_PCLI_CLUSTER_CPU_STEP	(4ULL * APU_PCLI_CPU_STEP)
54*91f16700Schasinglulu #define APU_PCLI_CLUSTER_OFFSET		U(0x8000)
55*91f16700Schasinglulu #define APU_PCLI_CLUSTER_STEP		U(0x1000)
56*91f16700Schasinglulu #define PCLI_PREQ_OFFSET		U(0x4)
57*91f16700Schasinglulu #define PREQ_CHANGE_REQUEST		BIT(0)
58*91f16700Schasinglulu #define PCLI_PSTATE_OFFSET		U(0x8)
59*91f16700Schasinglulu #define PCLI_PSTATE_VAL_SET		U(0x48)
60*91f16700Schasinglulu #define PCLI_PSTATE_VAL_CLEAR		U(0x38)
61*91f16700Schasinglulu 
62*91f16700Schasinglulu /* Firmware Image Package */
63*91f16700Schasinglulu #define VERSAL_NET_PRIMARY_CPU		U(0)
64*91f16700Schasinglulu 
65*91f16700Schasinglulu #define CORE_0_ISR_WAKE_OFFSET			(0x00000020ULL)
66*91f16700Schasinglulu #define APU_PCIL_CORE_X_ISR_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_ISR_WAKE_OFFSET + \
67*91f16700Schasinglulu 						 (APU_PCLI_CPU_STEP * (cpu_id))))
68*91f16700Schasinglulu #define APU_PCIL_CORE_X_ISR_WAKE_MASK		(0x00000001U)
69*91f16700Schasinglulu #define CORE_0_IEN_WAKE_OFFSET			(0x00000028ULL)
70*91f16700Schasinglulu #define APU_PCIL_CORE_X_IEN_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_IEN_WAKE_OFFSET + \
71*91f16700Schasinglulu 						 (APU_PCLI_CPU_STEP * (cpu_id))))
72*91f16700Schasinglulu #define APU_PCIL_CORE_X_IEN_WAKE_MASK		(0x00000001U)
73*91f16700Schasinglulu #define CORE_0_IDS_WAKE_OFFSET			(0x0000002CULL)
74*91f16700Schasinglulu #define APU_PCIL_CORE_X_IDS_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_IDS_WAKE_OFFSET + \
75*91f16700Schasinglulu 						 (APU_PCLI_CPU_STEP * (cpu_id))))
76*91f16700Schasinglulu #define APU_PCIL_CORE_X_IDS_WAKE_MASK		(0x00000001U)
77*91f16700Schasinglulu #define CORE_0_ISR_POWER_OFFSET			(0x00000010ULL)
78*91f16700Schasinglulu #define APU_PCIL_CORE_X_ISR_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_ISR_POWER_OFFSET + \
79*91f16700Schasinglulu 						 (APU_PCLI_CPU_STEP * (cpu_id))))
80*91f16700Schasinglulu #define APU_PCIL_CORE_X_ISR_POWER_MASK		U(0x00000001)
81*91f16700Schasinglulu #define CORE_0_IEN_POWER_OFFSET			(0x00000018ULL)
82*91f16700Schasinglulu #define APU_PCIL_CORE_X_IEN_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_IEN_POWER_OFFSET + \
83*91f16700Schasinglulu 						 (APU_PCLI_CPU_STEP * (cpu_id))))
84*91f16700Schasinglulu #define APU_PCIL_CORE_X_IEN_POWER_MASK		(0x00000001U)
85*91f16700Schasinglulu #define CORE_0_IDS_POWER_OFFSET			(0x0000001CULL)
86*91f16700Schasinglulu #define APU_PCIL_CORE_X_IDS_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_IDS_POWER_OFFSET + \
87*91f16700Schasinglulu 						 (APU_PCLI_CPU_STEP * (cpu_id))))
88*91f16700Schasinglulu #define APU_PCIL_CORE_X_IDS_POWER_MASK		(0x00000001U)
89*91f16700Schasinglulu #define CORE_PWRDN_EN_BIT_MASK			(0x1U)
90*91f16700Schasinglulu 
91*91f16700Schasinglulu /*******************************************************************************
92*91f16700Schasinglulu  * memory map related constants
93*91f16700Schasinglulu  ******************************************************************************/
94*91f16700Schasinglulu /* IPP 1.2/SPP 0.9 mapping */
95*91f16700Schasinglulu #define DEVICE0_BASE		U(0xE8000000) /* psx, crl, iou */
96*91f16700Schasinglulu #define DEVICE0_SIZE		U(0x08000000)
97*91f16700Schasinglulu #define DEVICE1_BASE		U(0xE2000000) /* gic */
98*91f16700Schasinglulu #define DEVICE1_SIZE		U(0x00800000)
99*91f16700Schasinglulu #define DEVICE2_BASE		U(0xF1000000) /* uart, pmc_tap */
100*91f16700Schasinglulu #define DEVICE2_SIZE		U(0x01000000)
101*91f16700Schasinglulu #define CRF_BASE		U(0xFD1A0000)
102*91f16700Schasinglulu #define CRF_SIZE		U(0x00600000)
103*91f16700Schasinglulu #define IPI_BASE		U(0xEB300000)
104*91f16700Schasinglulu #define IPI_SIZE		U(0x00100000)
105*91f16700Schasinglulu 
106*91f16700Schasinglulu /* CRL */
107*91f16700Schasinglulu #define VERSAL_NET_CRL					U(0xEB5E0000)
108*91f16700Schasinglulu #define VERSAL_NET_CRL_TIMESTAMP_REF_CTRL_OFFSET	U(0x14C)
109*91f16700Schasinglulu #define VERSAL_NET_CRL_RST_TIMESTAMP_OFFSET		U(0x348)
110*91f16700Schasinglulu 
111*91f16700Schasinglulu #define VERSAL_NET_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT	(1U << 25U)
112*91f16700Schasinglulu 
113*91f16700Schasinglulu /* IOU SCNTRS */
114*91f16700Schasinglulu #define VERSAL_NET_IOU_SCNTRS					U(0xEC920000)
115*91f16700Schasinglulu #define VERSAL_NET_IOU_SCNTRS_COUNTER_CONTROL_REG_OFFSET	U(0)
116*91f16700Schasinglulu #define VERSAL_NET_IOU_SCNTRS_BASE_FREQ_OFFSET			U(0x20)
117*91f16700Schasinglulu 
118*91f16700Schasinglulu #define VERSAL_NET_IOU_SCNTRS_CONTROL_EN	U(1)
119*91f16700Schasinglulu 
120*91f16700Schasinglulu #define APU_CLUSTER0		U(0xECC00000)
121*91f16700Schasinglulu #define APU_RVBAR_L_0		U(0x40)
122*91f16700Schasinglulu #define APU_RVBAR_H_0		U(0x44)
123*91f16700Schasinglulu #define APU_CLUSTER_STEP	U(0x100000)
124*91f16700Schasinglulu 
125*91f16700Schasinglulu #define SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL	U(0xF1060504)
126*91f16700Schasinglulu 
127*91f16700Schasinglulu /*******************************************************************************
128*91f16700Schasinglulu  * IRQ constants
129*91f16700Schasinglulu  ******************************************************************************/
130*91f16700Schasinglulu #define VERSAL_NET_IRQ_SEC_PHY_TIMER	U(29)
131*91f16700Schasinglulu #define ARM_IRQ_SEC_PHY_TIMER	29
132*91f16700Schasinglulu 
133*91f16700Schasinglulu /*******************************************************************************
134*91f16700Schasinglulu  * UART related constants
135*91f16700Schasinglulu  ******************************************************************************/
136*91f16700Schasinglulu #define VERSAL_NET_UART0_BASE		U(0xF1920000)
137*91f16700Schasinglulu #define VERSAL_NET_UART1_BASE		U(0xF1930000)
138*91f16700Schasinglulu 
139*91f16700Schasinglulu #define UART_BAUDRATE	115200
140*91f16700Schasinglulu 
141*91f16700Schasinglulu #if CONSOLE_IS(pl011_1)
142*91f16700Schasinglulu #define UART_BASE		VERSAL_NET_UART1_BASE
143*91f16700Schasinglulu #else
144*91f16700Schasinglulu /* Default console is UART0 */
145*91f16700Schasinglulu #define UART_BASE            VERSAL_NET_UART0_BASE
146*91f16700Schasinglulu #endif
147*91f16700Schasinglulu 
148*91f16700Schasinglulu /* Processor core device IDs */
149*91f16700Schasinglulu #define PM_DEV_CLUSTER0_ACPU_0	(0x1810C0AFU)
150*91f16700Schasinglulu #define PM_DEV_CLUSTER0_ACPU_1	(0x1810C0B0U)
151*91f16700Schasinglulu #define PM_DEV_CLUSTER0_ACPU_2	(0x1810C0B1U)
152*91f16700Schasinglulu #define PM_DEV_CLUSTER0_ACPU_3	(0x1810C0B2U)
153*91f16700Schasinglulu 
154*91f16700Schasinglulu #define PM_DEV_CLUSTER1_ACPU_0	(0x1810C0B3U)
155*91f16700Schasinglulu #define PM_DEV_CLUSTER1_ACPU_1	(0x1810C0B4U)
156*91f16700Schasinglulu #define PM_DEV_CLUSTER1_ACPU_2	(0x1810C0B5U)
157*91f16700Schasinglulu #define PM_DEV_CLUSTER1_ACPU_3	(0x1810C0B6U)
158*91f16700Schasinglulu 
159*91f16700Schasinglulu #define PM_DEV_CLUSTER2_ACPU_0	(0x1810C0B7U)
160*91f16700Schasinglulu #define PM_DEV_CLUSTER2_ACPU_1	(0x1810C0B8U)
161*91f16700Schasinglulu #define PM_DEV_CLUSTER2_ACPU_2	(0x1810C0B9U)
162*91f16700Schasinglulu #define PM_DEV_CLUSTER2_ACPU_3	(0x1810C0BAU)
163*91f16700Schasinglulu 
164*91f16700Schasinglulu #define PM_DEV_CLUSTER3_ACPU_0	(0x1810C0BBU)
165*91f16700Schasinglulu #define PM_DEV_CLUSTER3_ACPU_1	(0x1810C0BCU)
166*91f16700Schasinglulu #define PM_DEV_CLUSTER3_ACPU_2	(0x1810C0BDU)
167*91f16700Schasinglulu #define PM_DEV_CLUSTER3_ACPU_3	(0x1810C0BEU)
168*91f16700Schasinglulu 
169*91f16700Schasinglulu #endif /* VERSAL_NET_DEF_H */
170