xref: /arm-trusted-firmware/plat/xilinx/versal_net/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4*91f16700Schasinglulu  * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
5*91f16700Schasinglulu  *
6*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
7*91f16700Schasinglulu  */
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
10*91f16700Schasinglulu #define PLATFORM_DEF_H
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <arch.h>
13*91f16700Schasinglulu #include "versal_net_def.h"
14*91f16700Schasinglulu 
15*91f16700Schasinglulu /*******************************************************************************
16*91f16700Schasinglulu  * Generic platform constants
17*91f16700Schasinglulu  ******************************************************************************/
18*91f16700Schasinglulu 
19*91f16700Schasinglulu /* Size of cacheable stacks */
20*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		U(0x440)
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT		U(4)
23*91f16700Schasinglulu #define PLATFORM_CORE_COUNT_PER_CLUSTER	U(4) /* 4 CPUs per cluster */
24*91f16700Schasinglulu 
25*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER_COUNT * PLATFORM_CORE_COUNT_PER_CLUSTER)
26*91f16700Schasinglulu 
27*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		U(2)
28*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		U(1)
29*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		U(2)
30*91f16700Schasinglulu 
31*91f16700Schasinglulu /*******************************************************************************
32*91f16700Schasinglulu  * BL31 specific defines.
33*91f16700Schasinglulu  ******************************************************************************/
34*91f16700Schasinglulu /*
35*91f16700Schasinglulu  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
36*91f16700Schasinglulu  * present). BL31_BASE is calculated using the current BL31 debug size plus a
37*91f16700Schasinglulu  * little space for growth.
38*91f16700Schasinglulu  */
39*91f16700Schasinglulu #ifndef VERSAL_NET_ATF_MEM_BASE
40*91f16700Schasinglulu # define BL31_BASE			U(0xBBF00000)
41*91f16700Schasinglulu # define BL31_LIMIT			U(0xBC000000)
42*91f16700Schasinglulu #else
43*91f16700Schasinglulu # define BL31_BASE			U(VERSAL_NET_ATF_MEM_BASE)
44*91f16700Schasinglulu # define BL31_LIMIT			U(VERSAL_NET_ATF_MEM_BASE + VERSAL_NET_ATF_MEM_SIZE)
45*91f16700Schasinglulu # ifdef VERSAL_NET_ATF_MEM_PROGBITS_SIZE
46*91f16700Schasinglulu #  define BL31_PROGBITS_LIMIT		U(VERSAL_NET_ATF_MEM_BASE + \
47*91f16700Schasinglulu 					  VERSAL_NET_ATF_MEM_PROGBITS_SIZE)
48*91f16700Schasinglulu # endif
49*91f16700Schasinglulu #endif
50*91f16700Schasinglulu 
51*91f16700Schasinglulu /*******************************************************************************
52*91f16700Schasinglulu  * BL32 specific defines.
53*91f16700Schasinglulu  ******************************************************************************/
54*91f16700Schasinglulu #ifndef VERSAL_NET_BL32_MEM_BASE
55*91f16700Schasinglulu # define BL32_BASE			U(0x60000000)
56*91f16700Schasinglulu # define BL32_LIMIT			U(0x80000000)
57*91f16700Schasinglulu #else
58*91f16700Schasinglulu # define BL32_BASE			U(VERSAL_NET_BL32_MEM_BASE)
59*91f16700Schasinglulu # define BL32_LIMIT			U(VERSAL_NET_BL32_MEM_BASE + VERSAL_NET_BL32_MEM_SIZE)
60*91f16700Schasinglulu #endif
61*91f16700Schasinglulu 
62*91f16700Schasinglulu /*******************************************************************************
63*91f16700Schasinglulu  * BL33 specific defines.
64*91f16700Schasinglulu  ******************************************************************************/
65*91f16700Schasinglulu #ifndef PRELOADED_BL33_BASE
66*91f16700Schasinglulu # define PLAT_ARM_NS_IMAGE_BASE		U(0x8000000)
67*91f16700Schasinglulu #else
68*91f16700Schasinglulu # define PLAT_ARM_NS_IMAGE_BASE		U(PRELOADED_BL33_BASE)
69*91f16700Schasinglulu #endif
70*91f16700Schasinglulu 
71*91f16700Schasinglulu /*******************************************************************************
72*91f16700Schasinglulu  * TSP  specific defines.
73*91f16700Schasinglulu  ******************************************************************************/
74*91f16700Schasinglulu #define TSP_SEC_MEM_BASE		BL32_BASE
75*91f16700Schasinglulu #define TSP_SEC_MEM_SIZE		(BL32_LIMIT - BL32_BASE)
76*91f16700Schasinglulu 
77*91f16700Schasinglulu /* ID of the secure physical generic timer interrupt used by the TSP */
78*91f16700Schasinglulu #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
79*91f16700Schasinglulu 
80*91f16700Schasinglulu /*******************************************************************************
81*91f16700Schasinglulu  * Platform specific page table and MMU setup constants
82*91f16700Schasinglulu  ******************************************************************************/
83*91f16700Schasinglulu #define PLAT_DDR_LOWMEM_MAX		U(0x80000000)
84*91f16700Schasinglulu 
85*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32U)
86*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32U)
87*91f16700Schasinglulu 
88*91f16700Schasinglulu #define XILINX_OF_BOARD_DTB_MAX_SIZE	U(0x200000)
89*91f16700Schasinglulu 
90*91f16700Schasinglulu #define PLAT_OCM_BASE			U(0xBBF00000)
91*91f16700Schasinglulu #define PLAT_OCM_LIMIT			U(0xBC000000)
92*91f16700Schasinglulu 
93*91f16700Schasinglulu #define IS_TFA_IN_OCM(x)	((x >= PLAT_OCM_BASE) && (x < PLAT_OCM_LIMIT))
94*91f16700Schasinglulu 
95*91f16700Schasinglulu #ifndef MAX_MMAP_REGIONS
96*91f16700Schasinglulu #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
97*91f16700Schasinglulu #define MAX_MMAP_REGIONS		9
98*91f16700Schasinglulu #else
99*91f16700Schasinglulu #define MAX_MMAP_REGIONS		8
100*91f16700Schasinglulu #endif
101*91f16700Schasinglulu #endif
102*91f16700Schasinglulu 
103*91f16700Schasinglulu #ifndef MAX_XLAT_TABLES
104*91f16700Schasinglulu #define MAX_XLAT_TABLES			U(9)
105*91f16700Schasinglulu #endif
106*91f16700Schasinglulu 
107*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT	U(6)
108*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
109*91f16700Schasinglulu 
110*91f16700Schasinglulu #define PLAT_GICD_BASE_VALUE	U(0xE2000000)
111*91f16700Schasinglulu #define PLAT_GICR_BASE_VALUE	U(0xE2060000)
112*91f16700Schasinglulu 
113*91f16700Schasinglulu /*
114*91f16700Schasinglulu  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
115*91f16700Schasinglulu  * terminology. On a GICv2 system or mode, the lists will be merged and treated
116*91f16700Schasinglulu  * as Group 0 interrupts.
117*91f16700Schasinglulu  */
118*91f16700Schasinglulu #define PLAT_VERSAL_NET_IPI_IRQ	89
119*91f16700Schasinglulu #define PLAT_VERSAL_IPI_IRQ	PLAT_VERSAL_NET_IPI_IRQ
120*91f16700Schasinglulu 
121*91f16700Schasinglulu #define PLAT_VERSAL_NET_G1S_IRQ_PROPS(grp) \
122*91f16700Schasinglulu 	INTR_PROP_DESC(VERSAL_NET_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
123*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL)
124*91f16700Schasinglulu 
125*91f16700Schasinglulu #define PLAT_VERSAL_NET_G0_IRQ_PROPS(grp) \
126*91f16700Schasinglulu 	INTR_PROP_DESC(PLAT_VERSAL_IPI_IRQ, GIC_HIGHEST_SEC_PRIORITY, grp, \
127*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
128*91f16700Schasinglulu 
129*91f16700Schasinglulu #define IRQ_MAX		200U
130*91f16700Schasinglulu 
131*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
132