1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021-2022, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved. 4*91f16700Schasinglulu * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 5*91f16700Schasinglulu * 6*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 7*91f16700Schasinglulu */ 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <common/runtime_svc.h> 11*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 12*91f16700Schasinglulu #include <lib/mmio.h> 13*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 14*91f16700Schasinglulu #include <plat/common/platform.h> 15*91f16700Schasinglulu #include <plat_common.h> 16*91f16700Schasinglulu #include <plat_ipi.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #include <plat_private.h> 19*91f16700Schasinglulu #include <versal_net_def.h> 20*91f16700Schasinglulu 21*91f16700Schasinglulu uint32_t platform_id, platform_version; 22*91f16700Schasinglulu 23*91f16700Schasinglulu /* 24*91f16700Schasinglulu * Table of regions to map using the MMU. 25*91f16700Schasinglulu * This doesn't include TZRAM as the 'mem_layout' argument passed to 26*91f16700Schasinglulu * configure_mmu_elx() will give the available subset of that, 27*91f16700Schasinglulu */ 28*91f16700Schasinglulu const mmap_region_t plat_versal_net_mmap[] = { 29*91f16700Schasinglulu MAP_REGION_FLAT(DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 30*91f16700Schasinglulu MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 31*91f16700Schasinglulu MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 32*91f16700Schasinglulu MAP_REGION_FLAT(CRF_BASE, CRF_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 33*91f16700Schasinglulu MAP_REGION_FLAT(IPI_BASE, IPI_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 34*91f16700Schasinglulu { 0 } 35*91f16700Schasinglulu }; 36*91f16700Schasinglulu 37*91f16700Schasinglulu const mmap_region_t *plat_get_mmap(void) 38*91f16700Schasinglulu { 39*91f16700Schasinglulu return plat_versal_net_mmap; 40*91f16700Schasinglulu } 41*91f16700Schasinglulu 42*91f16700Schasinglulu /* For saving cpu clock for certain platform */ 43*91f16700Schasinglulu uint32_t cpu_clock; 44*91f16700Schasinglulu 45*91f16700Schasinglulu char *board_name_decode(void) 46*91f16700Schasinglulu { 47*91f16700Schasinglulu switch (platform_id) { 48*91f16700Schasinglulu case VERSAL_NET_SPP: 49*91f16700Schasinglulu return "IPP"; 50*91f16700Schasinglulu case VERSAL_NET_EMU: 51*91f16700Schasinglulu return "EMU"; 52*91f16700Schasinglulu case VERSAL_NET_SILICON: 53*91f16700Schasinglulu return "Silicon"; 54*91f16700Schasinglulu case VERSAL_NET_QEMU: 55*91f16700Schasinglulu return "QEMU"; 56*91f16700Schasinglulu default: 57*91f16700Schasinglulu return "Unknown"; 58*91f16700Schasinglulu } 59*91f16700Schasinglulu } 60*91f16700Schasinglulu 61*91f16700Schasinglulu void board_detection(void) 62*91f16700Schasinglulu { 63*91f16700Schasinglulu uint32_t version; 64*91f16700Schasinglulu 65*91f16700Schasinglulu version = mmio_read_32(PMC_TAP_VERSION); 66*91f16700Schasinglulu platform_id = FIELD_GET(PLATFORM_MASK, version); 67*91f16700Schasinglulu platform_version = FIELD_GET(PLATFORM_VERSION_MASK, version); 68*91f16700Schasinglulu 69*91f16700Schasinglulu if (platform_id == VERSAL_NET_QEMU_COSIM) { 70*91f16700Schasinglulu platform_id = VERSAL_NET_QEMU; 71*91f16700Schasinglulu } 72*91f16700Schasinglulu 73*91f16700Schasinglulu if ((platform_id == VERSAL_NET_SPP) || 74*91f16700Schasinglulu (platform_id == VERSAL_NET_EMU) || 75*91f16700Schasinglulu (platform_id == VERSAL_NET_QEMU)) { 76*91f16700Schasinglulu /* 77*91f16700Schasinglulu * 9 is diff for 78*91f16700Schasinglulu * 0 means 0.9 version 79*91f16700Schasinglulu * 1 means 1.0 version 80*91f16700Schasinglulu * 2 means 1.1 version 81*91f16700Schasinglulu * etc, 82*91f16700Schasinglulu */ 83*91f16700Schasinglulu platform_version += 9U; 84*91f16700Schasinglulu } 85*91f16700Schasinglulu 86*91f16700Schasinglulu /* Make sure that console is setup to see this message */ 87*91f16700Schasinglulu VERBOSE("Platform id: %d version: %d.%d\n", platform_id, 88*91f16700Schasinglulu platform_version / 10U, platform_version % 10U); 89*91f16700Schasinglulu } 90*91f16700Schasinglulu 91*91f16700Schasinglulu uint32_t get_uart_clk(void) 92*91f16700Schasinglulu { 93*91f16700Schasinglulu uint32_t uart_clock; 94*91f16700Schasinglulu 95*91f16700Schasinglulu switch (platform_id) { 96*91f16700Schasinglulu case VERSAL_NET_SPP: 97*91f16700Schasinglulu uart_clock = 1000000; 98*91f16700Schasinglulu break; 99*91f16700Schasinglulu case VERSAL_NET_EMU: 100*91f16700Schasinglulu uart_clock = 25000000; 101*91f16700Schasinglulu break; 102*91f16700Schasinglulu case VERSAL_NET_QEMU: 103*91f16700Schasinglulu uart_clock = 25000000; 104*91f16700Schasinglulu break; 105*91f16700Schasinglulu case VERSAL_NET_SILICON: 106*91f16700Schasinglulu uart_clock = 100000000; 107*91f16700Schasinglulu break; 108*91f16700Schasinglulu default: 109*91f16700Schasinglulu panic(); 110*91f16700Schasinglulu } 111*91f16700Schasinglulu 112*91f16700Schasinglulu return uart_clock; 113*91f16700Schasinglulu } 114*91f16700Schasinglulu 115*91f16700Schasinglulu void versal_net_config_setup(void) 116*91f16700Schasinglulu { 117*91f16700Schasinglulu uint32_t val; 118*91f16700Schasinglulu uintptr_t crl_base, iou_scntrs_base, psx_base; 119*91f16700Schasinglulu 120*91f16700Schasinglulu crl_base = VERSAL_NET_CRL; 121*91f16700Schasinglulu iou_scntrs_base = VERSAL_NET_IOU_SCNTRS; 122*91f16700Schasinglulu psx_base = PSX_CRF; 123*91f16700Schasinglulu 124*91f16700Schasinglulu /* Reset for system timestamp generator in FPX */ 125*91f16700Schasinglulu mmio_write_32(psx_base + PSX_CRF_RST_TIMESTAMP_OFFSET, 0); 126*91f16700Schasinglulu 127*91f16700Schasinglulu /* Global timer init - Program time stamp reference clk */ 128*91f16700Schasinglulu val = mmio_read_32(crl_base + VERSAL_NET_CRL_TIMESTAMP_REF_CTRL_OFFSET); 129*91f16700Schasinglulu val |= VERSAL_NET_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT; 130*91f16700Schasinglulu mmio_write_32(crl_base + VERSAL_NET_CRL_TIMESTAMP_REF_CTRL_OFFSET, val); 131*91f16700Schasinglulu 132*91f16700Schasinglulu /* Clear reset of timestamp reg */ 133*91f16700Schasinglulu mmio_write_32(crl_base + VERSAL_NET_CRL_RST_TIMESTAMP_OFFSET, 0); 134*91f16700Schasinglulu 135*91f16700Schasinglulu /* Program freq register in System counter and enable system counter. */ 136*91f16700Schasinglulu mmio_write_32(iou_scntrs_base + VERSAL_NET_IOU_SCNTRS_BASE_FREQ_OFFSET, 137*91f16700Schasinglulu cpu_clock); 138*91f16700Schasinglulu mmio_write_32(iou_scntrs_base + VERSAL_NET_IOU_SCNTRS_COUNTER_CONTROL_REG_OFFSET, 139*91f16700Schasinglulu VERSAL_NET_IOU_SCNTRS_CONTROL_EN); 140*91f16700Schasinglulu 141*91f16700Schasinglulu generic_delay_timer_init(); 142*91f16700Schasinglulu 143*91f16700Schasinglulu #if (TFA_NO_PM == 0) 144*91f16700Schasinglulu /* Configure IPI data for versal_net */ 145*91f16700Schasinglulu versal_net_ipi_config_table_init(); 146*91f16700Schasinglulu #endif 147*91f16700Schasinglulu } 148*91f16700Schasinglulu 149*91f16700Schasinglulu uint32_t plat_get_syscnt_freq2(void) 150*91f16700Schasinglulu { 151*91f16700Schasinglulu return cpu_clock; 152*91f16700Schasinglulu } 153