1*91f16700Schasinglulu# Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved. 2*91f16700Schasinglulu# Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 3*91f16700Schasinglulu# 4*91f16700Schasinglulu# SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu 6*91f16700Schasingluluoverride PROGRAMMABLE_RESET_ADDRESS := 1 7*91f16700SchasingluluPSCI_EXTENDED_STATE_ID := 1 8*91f16700SchasingluluA53_DISABLE_NON_TEMPORAL_HINT := 0 9*91f16700SchasingluluSEPARATE_CODE_AND_RODATA := 1 10*91f16700Schasingluluoverride RESET_TO_BL31 := 1 11*91f16700SchasingluluPL011_GENERIC_UART := 1 12*91f16700SchasingluluIPI_CRC_CHECK := 0 13*91f16700SchasingluluHARDEN_SLS_ALL := 0 14*91f16700Schasinglulu 15*91f16700Schasinglulu# A72 Erratum for SoC 16*91f16700SchasingluluERRATA_A72_859971 := 1 17*91f16700SchasingluluERRATA_A72_1319367 := 1 18*91f16700Schasinglulu 19*91f16700Schasingluluifdef VERSAL_ATF_MEM_BASE 20*91f16700Schasinglulu $(eval $(call add_define,VERSAL_ATF_MEM_BASE)) 21*91f16700Schasinglulu 22*91f16700Schasinglulu ifndef VERSAL_ATF_MEM_SIZE 23*91f16700Schasinglulu $(error "VERSAL_ATF_BASE defined without VERSAL_ATF_SIZE") 24*91f16700Schasinglulu endif 25*91f16700Schasinglulu $(eval $(call add_define,VERSAL_ATF_MEM_SIZE)) 26*91f16700Schasinglulu 27*91f16700Schasinglulu ifdef VERSAL_ATF_MEM_PROGBITS_SIZE 28*91f16700Schasinglulu $(eval $(call add_define,VERSAL_ATF_MEM_PROGBITS_SIZE)) 29*91f16700Schasinglulu endif 30*91f16700Schasingluluendif 31*91f16700Schasinglulu 32*91f16700Schasingluluifdef VERSAL_BL32_MEM_BASE 33*91f16700Schasinglulu $(eval $(call add_define,VERSAL_BL32_MEM_BASE)) 34*91f16700Schasinglulu 35*91f16700Schasinglulu ifndef VERSAL_BL32_MEM_SIZE 36*91f16700Schasinglulu $(error "VERSAL_BL32_BASE defined without VERSAL_BL32_SIZE") 37*91f16700Schasinglulu endif 38*91f16700Schasinglulu $(eval $(call add_define,VERSAL_BL32_MEM_SIZE)) 39*91f16700Schasingluluendif 40*91f16700Schasinglulu 41*91f16700Schasingluluifdef IPI_CRC_CHECK 42*91f16700Schasinglulu $(eval $(call add_define,IPI_CRC_CHECK)) 43*91f16700Schasingluluendif 44*91f16700Schasinglulu 45*91f16700SchasingluluVERSAL_PLATFORM ?= silicon 46*91f16700Schasinglulu$(eval $(call add_define_val,VERSAL_PLATFORM,VERSAL_PLATFORM_ID_${VERSAL_PLATFORM})) 47*91f16700Schasinglulu 48*91f16700Schasingluluifdef XILINX_OF_BOARD_DTB_ADDR 49*91f16700Schasinglulu$(eval $(call add_define,XILINX_OF_BOARD_DTB_ADDR)) 50*91f16700Schasingluluendif 51*91f16700Schasinglulu 52*91f16700SchasingluluPLAT_XLAT_TABLES_DYNAMIC := 0 53*91f16700Schasingluluifeq (${PLAT_XLAT_TABLES_DYNAMIC},1) 54*91f16700Schasinglulu$(eval $(call add_define,PLAT_XLAT_TABLES_DYNAMIC)) 55*91f16700Schasingluluendif 56*91f16700Schasinglulu 57*91f16700Schasinglulu# enable assert() for release/debug builds 58*91f16700SchasingluluENABLE_ASSERTIONS := 1 59*91f16700Schasinglulu 60*91f16700SchasingluluPLAT_INCLUDES := -Iinclude/plat/arm/common/ \ 61*91f16700Schasinglulu -Iplat/xilinx/common/include/ \ 62*91f16700Schasinglulu -Iplat/xilinx/common/ipi_mailbox_service/ \ 63*91f16700Schasinglulu -Iplat/xilinx/versal/include/ \ 64*91f16700Schasinglulu -Iplat/xilinx/versal/pm_service/ 65*91f16700Schasinglulu 66*91f16700Schasingluluinclude lib/libfdt/libfdt.mk 67*91f16700Schasinglulu# Include GICv3 driver files 68*91f16700Schasingluluinclude drivers/arm/gic/v3/gicv3.mk 69*91f16700Schasingluluinclude lib/xlat_tables_v2/xlat_tables.mk 70*91f16700Schasinglulu 71*91f16700SchasingluluPLAT_BL_COMMON_SOURCES := drivers/arm/dcc/dcc_console.c \ 72*91f16700Schasinglulu drivers/delay_timer/delay_timer.c \ 73*91f16700Schasinglulu drivers/delay_timer/generic_delay_timer.c \ 74*91f16700Schasinglulu ${GICV3_SOURCES} \ 75*91f16700Schasinglulu drivers/arm/pl011/aarch64/pl011_console.S \ 76*91f16700Schasinglulu plat/common/aarch64/crash_console_helpers.S \ 77*91f16700Schasinglulu plat/arm/common/arm_cci.c \ 78*91f16700Schasinglulu plat/arm/common/arm_common.c \ 79*91f16700Schasinglulu plat/common/plat_gicv3.c \ 80*91f16700Schasinglulu plat/xilinx/versal/aarch64/versal_helpers.S \ 81*91f16700Schasinglulu plat/xilinx/versal/aarch64/versal_common.c \ 82*91f16700Schasinglulu ${XLAT_TABLES_LIB_SRCS} 83*91f16700Schasinglulu 84*91f16700SchasingluluVERSAL_CONSOLE ?= pl011 85*91f16700Schasingluluifeq (${VERSAL_CONSOLE}, $(filter ${VERSAL_CONSOLE},pl011 pl011_0 pl011_1 dcc)) 86*91f16700Schasingluluelse 87*91f16700Schasinglulu $(error "Please define VERSAL_CONSOLE") 88*91f16700Schasingluluendif 89*91f16700Schasinglulu 90*91f16700Schasinglulu$(eval $(call add_define_val,VERSAL_CONSOLE,VERSAL_CONSOLE_ID_${VERSAL_CONSOLE})) 91*91f16700Schasinglulu 92*91f16700SchasingluluBL31_SOURCES += drivers/arm/cci/cci.c \ 93*91f16700Schasinglulu lib/cpus/aarch64/cortex_a72.S \ 94*91f16700Schasinglulu common/fdt_wrappers.c \ 95*91f16700Schasinglulu plat/common/plat_psci_common.c \ 96*91f16700Schasinglulu plat/xilinx/common/ipi.c \ 97*91f16700Schasinglulu plat/xilinx/common/plat_fdt.c \ 98*91f16700Schasinglulu plat/xilinx/common/plat_console.c \ 99*91f16700Schasinglulu plat/xilinx/common/plat_startup.c \ 100*91f16700Schasinglulu plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \ 101*91f16700Schasinglulu plat/xilinx/common/pm_service/pm_ipi.c \ 102*91f16700Schasinglulu plat/xilinx/common/pm_service/pm_api_sys.c \ 103*91f16700Schasinglulu plat/xilinx/common/pm_service/pm_svc_main.c \ 104*91f16700Schasinglulu plat/xilinx/common/versal.c \ 105*91f16700Schasinglulu plat/xilinx/versal/bl31_versal_setup.c \ 106*91f16700Schasinglulu plat/xilinx/versal/plat_psci.c \ 107*91f16700Schasinglulu plat/xilinx/versal/plat_versal.c \ 108*91f16700Schasinglulu plat/xilinx/versal/plat_topology.c \ 109*91f16700Schasinglulu plat/xilinx/versal/sip_svc_setup.c \ 110*91f16700Schasinglulu plat/xilinx/versal/versal_gicv3.c \ 111*91f16700Schasinglulu plat/xilinx/versal/versal_ipi.c \ 112*91f16700Schasinglulu plat/xilinx/versal/pm_service/pm_client.c \ 113*91f16700Schasinglulu common/fdt_fixup.c \ 114*91f16700Schasinglulu ${LIBFDT_SRCS} 115*91f16700Schasinglulu 116*91f16700Schasingluluifeq ($(HARDEN_SLS_ALL), 1) 117*91f16700SchasingluluTF_CFLAGS_aarch64 += -mharden-sls=all 118*91f16700Schasingluluendif 119