xref: /arm-trusted-firmware/plat/ti/k3/common/k3_bl31_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu #include <string.h>
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <platform_def.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <arch.h>
13*91f16700Schasinglulu #include <arch_helpers.h>
14*91f16700Schasinglulu #include <common/bl_common.h>
15*91f16700Schasinglulu #include <common/debug.h>
16*91f16700Schasinglulu #include <lib/mmio.h>
17*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #include <k3_console.h>
20*91f16700Schasinglulu #include <k3_gicv3.h>
21*91f16700Schasinglulu #include <ti_sci.h>
22*91f16700Schasinglulu 
23*91f16700Schasinglulu #define ADDR_DOWN(_adr) (_adr & XLAT_ADDR_MASK(2U))
24*91f16700Schasinglulu #define SIZE_UP(_adr, _sz) (round_up((_adr + _sz), XLAT_BLOCK_SIZE(2U)) - ADDR_DOWN(_adr))
25*91f16700Schasinglulu 
26*91f16700Schasinglulu #define K3_MAP_REGION_FLAT(_adr, _sz, _attr) \
27*91f16700Schasinglulu 	MAP_REGION_FLAT(ADDR_DOWN(_adr), SIZE_UP(_adr, _sz), _attr)
28*91f16700Schasinglulu 
29*91f16700Schasinglulu /* Table of regions to map using the MMU */
30*91f16700Schasinglulu const mmap_region_t plat_k3_mmap[] = {
31*91f16700Schasinglulu 	K3_MAP_REGION_FLAT(K3_USART_BASE,       K3_USART_SIZE,       MT_DEVICE | MT_RW | MT_SECURE),
32*91f16700Schasinglulu 	K3_MAP_REGION_FLAT(K3_GIC_BASE,         K3_GIC_SIZE,         MT_DEVICE | MT_RW | MT_SECURE),
33*91f16700Schasinglulu 	K3_MAP_REGION_FLAT(K3_GTC_BASE,         K3_GTC_SIZE,         MT_DEVICE | MT_RW | MT_SECURE),
34*91f16700Schasinglulu 	K3_MAP_REGION_FLAT(SEC_PROXY_RT_BASE,   SEC_PROXY_RT_SIZE,   MT_DEVICE | MT_RW | MT_SECURE),
35*91f16700Schasinglulu 	K3_MAP_REGION_FLAT(SEC_PROXY_SCFG_BASE, SEC_PROXY_SCFG_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
36*91f16700Schasinglulu 	K3_MAP_REGION_FLAT(SEC_PROXY_DATA_BASE, SEC_PROXY_DATA_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
37*91f16700Schasinglulu 	{ /* sentinel */ }
38*91f16700Schasinglulu };
39*91f16700Schasinglulu 
40*91f16700Schasinglulu /*
41*91f16700Schasinglulu  * Placeholder variables for maintaining information about the next image(s)
42*91f16700Schasinglulu  */
43*91f16700Schasinglulu static entry_point_info_t bl32_image_ep_info;
44*91f16700Schasinglulu static entry_point_info_t bl33_image_ep_info;
45*91f16700Schasinglulu 
46*91f16700Schasinglulu /*******************************************************************************
47*91f16700Schasinglulu  * Gets SPSR for BL33 entry
48*91f16700Schasinglulu  ******************************************************************************/
49*91f16700Schasinglulu static uint32_t k3_get_spsr_for_bl33_entry(void)
50*91f16700Schasinglulu {
51*91f16700Schasinglulu 	unsigned long el_status;
52*91f16700Schasinglulu 	unsigned int mode;
53*91f16700Schasinglulu 	uint32_t spsr;
54*91f16700Schasinglulu 
55*91f16700Schasinglulu 	/* Figure out what mode we enter the non-secure world in */
56*91f16700Schasinglulu 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
57*91f16700Schasinglulu 	el_status &= ID_AA64PFR0_ELX_MASK;
58*91f16700Schasinglulu 
59*91f16700Schasinglulu 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
62*91f16700Schasinglulu 	return spsr;
63*91f16700Schasinglulu }
64*91f16700Schasinglulu 
65*91f16700Schasinglulu /*******************************************************************************
66*91f16700Schasinglulu  * Perform any BL3-1 early platform setup, such as console init and deciding on
67*91f16700Schasinglulu  * memory layout.
68*91f16700Schasinglulu  ******************************************************************************/
69*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
70*91f16700Schasinglulu 				u_register_t arg2, u_register_t arg3)
71*91f16700Schasinglulu {
72*91f16700Schasinglulu 	/* Initialize the console to provide early debug support */
73*91f16700Schasinglulu 	k3_console_setup();
74*91f16700Schasinglulu 
75*91f16700Schasinglulu #ifdef BL32_BASE
76*91f16700Schasinglulu 	/* Populate entry point information for BL32 */
77*91f16700Schasinglulu 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
78*91f16700Schasinglulu 	bl32_image_ep_info.pc = BL32_BASE;
79*91f16700Schasinglulu 	bl32_image_ep_info.spsr = SPSR_64(MODE_EL1, MODE_SP_ELX,
80*91f16700Schasinglulu 					  DISABLE_ALL_EXCEPTIONS);
81*91f16700Schasinglulu 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
82*91f16700Schasinglulu #endif
83*91f16700Schasinglulu 
84*91f16700Schasinglulu 	/* Populate entry point information for BL33 */
85*91f16700Schasinglulu 	SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
86*91f16700Schasinglulu 	bl33_image_ep_info.pc = PRELOADED_BL33_BASE;
87*91f16700Schasinglulu 	bl33_image_ep_info.spsr = k3_get_spsr_for_bl33_entry();
88*91f16700Schasinglulu 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
89*91f16700Schasinglulu 
90*91f16700Schasinglulu #ifdef K3_HW_CONFIG_BASE
91*91f16700Schasinglulu 	/*
92*91f16700Schasinglulu 	 * According to the file ``Documentation/arm64/booting.txt`` of the
93*91f16700Schasinglulu 	 * Linux kernel tree, Linux expects the physical address of the device
94*91f16700Schasinglulu 	 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
95*91f16700Schasinglulu 	 * must be 0.
96*91f16700Schasinglulu 	 */
97*91f16700Schasinglulu 	bl33_image_ep_info.args.arg0 = (u_register_t)K3_HW_CONFIG_BASE;
98*91f16700Schasinglulu 	bl33_image_ep_info.args.arg1 = 0U;
99*91f16700Schasinglulu 	bl33_image_ep_info.args.arg2 = 0U;
100*91f16700Schasinglulu 	bl33_image_ep_info.args.arg3 = 0U;
101*91f16700Schasinglulu #endif
102*91f16700Schasinglulu }
103*91f16700Schasinglulu 
104*91f16700Schasinglulu void bl31_plat_arch_setup(void)
105*91f16700Schasinglulu {
106*91f16700Schasinglulu 	const mmap_region_t bl_regions[] = {
107*91f16700Schasinglulu 		MAP_REGION_FLAT(BL31_START,           BL31_SIZE,			          MT_MEMORY  | MT_RW | MT_SECURE),
108*91f16700Schasinglulu 		MAP_REGION_FLAT(BL_CODE_BASE,         BL_CODE_END         - BL_CODE_BASE,         MT_CODE    | MT_RO | MT_SECURE),
109*91f16700Schasinglulu 		MAP_REGION_FLAT(BL_RO_DATA_BASE,      BL_RO_DATA_END      - BL_RO_DATA_BASE,      MT_RO_DATA | MT_RO | MT_SECURE),
110*91f16700Schasinglulu #if USE_COHERENT_MEM
111*91f16700Schasinglulu 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, MT_DEVICE  | MT_RW | MT_SECURE),
112*91f16700Schasinglulu #endif
113*91f16700Schasinglulu 		{ /* sentinel */ }
114*91f16700Schasinglulu 	};
115*91f16700Schasinglulu 
116*91f16700Schasinglulu 	setup_page_tables(bl_regions, plat_k3_mmap);
117*91f16700Schasinglulu 	enable_mmu_el3(0);
118*91f16700Schasinglulu }
119*91f16700Schasinglulu 
120*91f16700Schasinglulu void bl31_platform_setup(void)
121*91f16700Schasinglulu {
122*91f16700Schasinglulu 	k3_gic_driver_init(K3_GIC_BASE);
123*91f16700Schasinglulu 	k3_gic_init();
124*91f16700Schasinglulu 
125*91f16700Schasinglulu 	ti_sci_init();
126*91f16700Schasinglulu }
127*91f16700Schasinglulu 
128*91f16700Schasinglulu void platform_mem_init(void)
129*91f16700Schasinglulu {
130*91f16700Schasinglulu 	/* Do nothing for now... */
131*91f16700Schasinglulu }
132*91f16700Schasinglulu 
133*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void)
134*91f16700Schasinglulu {
135*91f16700Schasinglulu 	uint32_t gtc_freq;
136*91f16700Schasinglulu 	uint32_t gtc_ctrl;
137*91f16700Schasinglulu 
138*91f16700Schasinglulu 	/* Lets try and provide basic diagnostics - cost is low */
139*91f16700Schasinglulu 	gtc_ctrl = mmio_read_32(K3_GTC_BASE + K3_GTC_CNTCR_OFFSET);
140*91f16700Schasinglulu 	/* Did the bootloader fail to enable timer and OS guys are confused? */
141*91f16700Schasinglulu 	if ((gtc_ctrl & K3_GTC_CNTCR_EN_MASK) == 0U) {
142*91f16700Schasinglulu 		ERROR("GTC is disabled! Timekeeping broken. Fix Bootloader\n");
143*91f16700Schasinglulu 	}
144*91f16700Schasinglulu 	/*
145*91f16700Schasinglulu 	 * If debug will not pause time, we will have issues like
146*91f16700Schasinglulu 	 * drivers timing out while debugging, in cases of OS like Linux,
147*91f16700Schasinglulu 	 * RCU stall errors, which can be hard to differentiate vs real issues.
148*91f16700Schasinglulu 	 */
149*91f16700Schasinglulu 	if ((gtc_ctrl & K3_GTC_CNTCR_HDBG_MASK) == 0U) {
150*91f16700Schasinglulu 		WARN("GTC: Debug access doesn't stop time. Fix Bootloader\n");
151*91f16700Schasinglulu 	}
152*91f16700Schasinglulu 
153*91f16700Schasinglulu 	gtc_freq = mmio_read_32(K3_GTC_BASE + K3_GTC_CNTFID0_OFFSET);
154*91f16700Schasinglulu 	/* Many older bootloaders may have missed programming FID0 register */
155*91f16700Schasinglulu 	if (gtc_freq != 0U) {
156*91f16700Schasinglulu 		return gtc_freq;
157*91f16700Schasinglulu 	}
158*91f16700Schasinglulu 
159*91f16700Schasinglulu 	/*
160*91f16700Schasinglulu 	 * We could have just warned about this, but this can have serious
161*91f16700Schasinglulu 	 * hard to debug side effects if we are NOT sure what the actual
162*91f16700Schasinglulu 	 * frequency is. Lets make sure people don't miss this.
163*91f16700Schasinglulu 	 */
164*91f16700Schasinglulu 	ERROR("GTC_CNTFID0 is 0! Assuming %d Hz. Fix Bootloader\n",
165*91f16700Schasinglulu 	      SYS_COUNTER_FREQ_IN_TICKS);
166*91f16700Schasinglulu 
167*91f16700Schasinglulu 	return SYS_COUNTER_FREQ_IN_TICKS;
168*91f16700Schasinglulu }
169*91f16700Schasinglulu 
170*91f16700Schasinglulu /*******************************************************************************
171*91f16700Schasinglulu  * Return a pointer to the 'entry_point_info' structure of the next image
172*91f16700Schasinglulu  * for the security state specified. BL3-3 corresponds to the non-secure
173*91f16700Schasinglulu  * image type while BL3-2 corresponds to the secure image type. A NULL
174*91f16700Schasinglulu  * pointer is returned if the image does not exist.
175*91f16700Schasinglulu  ******************************************************************************/
176*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
177*91f16700Schasinglulu {
178*91f16700Schasinglulu 	entry_point_info_t *next_image_info;
179*91f16700Schasinglulu 
180*91f16700Schasinglulu 	assert(sec_state_is_valid(type));
181*91f16700Schasinglulu 	next_image_info = (type == NON_SECURE) ? &bl33_image_ep_info :
182*91f16700Schasinglulu 						 &bl32_image_ep_info;
183*91f16700Schasinglulu 	/*
184*91f16700Schasinglulu 	 * None of the images on the ARM development platforms can have 0x0
185*91f16700Schasinglulu 	 * as the entrypoint
186*91f16700Schasinglulu 	 */
187*91f16700Schasinglulu 	if (next_image_info->pc)
188*91f16700Schasinglulu 		return next_image_info;
189*91f16700Schasinglulu 
190*91f16700Schasinglulu 	NOTICE("Requested nonexistent image\n");
191*91f16700Schasinglulu 	return NULL;
192*91f16700Schasinglulu }
193