xref: /arm-trusted-firmware/plat/st/stm32mp2/stm32mp2_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2023, STMicroelectronics - All Rights Reserved
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef STM32MP2_DEF_H
8*91f16700Schasinglulu #define STM32MP2_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h>
11*91f16700Schasinglulu #ifndef __ASSEMBLER__
12*91f16700Schasinglulu #include <drivers/st/bsec.h>
13*91f16700Schasinglulu #endif
14*91f16700Schasinglulu #include <drivers/st/stm32mp25_rcc.h>
15*91f16700Schasinglulu #include <dt-bindings/clock/stm32mp25-clks.h>
16*91f16700Schasinglulu #include <dt-bindings/clock/stm32mp25-clksrc.h>
17*91f16700Schasinglulu #include <dt-bindings/reset/stm32mp25-resets.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #ifndef __ASSEMBLER__
20*91f16700Schasinglulu #include <boot_api.h>
21*91f16700Schasinglulu #include <stm32mp_common.h>
22*91f16700Schasinglulu #include <stm32mp_dt.h>
23*91f16700Schasinglulu #include <stm32mp_shared_resources.h>
24*91f16700Schasinglulu #endif
25*91f16700Schasinglulu 
26*91f16700Schasinglulu /*******************************************************************************
27*91f16700Schasinglulu  * STM32MP2 memory map related constants
28*91f16700Schasinglulu  ******************************************************************************/
29*91f16700Schasinglulu #define STM32MP_SYSRAM_BASE			U(0x0E000000)
30*91f16700Schasinglulu #define STM32MP_SYSRAM_SIZE			U(0x00040000)
31*91f16700Schasinglulu 
32*91f16700Schasinglulu #define STM32MP_SEC_SYSRAM_BASE			STM32MP_SYSRAM_BASE
33*91f16700Schasinglulu #define STM32MP_SEC_SYSRAM_SIZE			STM32MP_SYSRAM_SIZE
34*91f16700Schasinglulu 
35*91f16700Schasinglulu /* DDR configuration */
36*91f16700Schasinglulu #define STM32MP_DDR_BASE			U(0x80000000)
37*91f16700Schasinglulu #define STM32MP_DDR_MAX_SIZE			UL(0x100000000)	/* Max 4GB */
38*91f16700Schasinglulu 
39*91f16700Schasinglulu /* DDR power initializations */
40*91f16700Schasinglulu #ifndef __ASSEMBLER__
41*91f16700Schasinglulu enum ddr_type {
42*91f16700Schasinglulu 	STM32MP_DDR3,
43*91f16700Schasinglulu 	STM32MP_DDR4,
44*91f16700Schasinglulu 	STM32MP_LPDDR4
45*91f16700Schasinglulu };
46*91f16700Schasinglulu #endif
47*91f16700Schasinglulu 
48*91f16700Schasinglulu /* Section used inside TF binaries */
49*91f16700Schasinglulu #define STM32MP_PARAM_LOAD_SIZE			U(0x00002400) /* 9 KB for param */
50*91f16700Schasinglulu /* 512 Octets reserved for header */
51*91f16700Schasinglulu #define STM32MP_HEADER_SIZE			U(0x00000200)
52*91f16700Schasinglulu #define STM32MP_HEADER_BASE			(STM32MP_SEC_SYSRAM_BASE +	\
53*91f16700Schasinglulu 						 STM32MP_PARAM_LOAD_SIZE)
54*91f16700Schasinglulu 
55*91f16700Schasinglulu /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
56*91f16700Schasinglulu #define STM32MP_HEADER_RESERVED_SIZE		U(0x3000)
57*91f16700Schasinglulu 
58*91f16700Schasinglulu #define STM32MP_BINARY_BASE			(STM32MP_SEC_SYSRAM_BASE +	\
59*91f16700Schasinglulu 						 STM32MP_PARAM_LOAD_SIZE +	\
60*91f16700Schasinglulu 						 STM32MP_HEADER_SIZE)
61*91f16700Schasinglulu 
62*91f16700Schasinglulu #define STM32MP_BINARY_SIZE			(STM32MP_SEC_SYSRAM_SIZE -	\
63*91f16700Schasinglulu 						 (STM32MP_PARAM_LOAD_SIZE +	\
64*91f16700Schasinglulu 						  STM32MP_HEADER_SIZE))
65*91f16700Schasinglulu 
66*91f16700Schasinglulu #define STM32MP_BL2_SIZE			U(0x0002A000) /* 168 KB for BL2 */
67*91f16700Schasinglulu 
68*91f16700Schasinglulu #define STM32MP_BL2_BASE			(STM32MP_SEC_SYSRAM_BASE + \
69*91f16700Schasinglulu 						 STM32MP_SEC_SYSRAM_SIZE - \
70*91f16700Schasinglulu 						 STM32MP_BL2_SIZE)
71*91f16700Schasinglulu 
72*91f16700Schasinglulu /* BL2 and BL32/sp_min require 4 tables */
73*91f16700Schasinglulu #define MAX_XLAT_TABLES				U(4)	/* 16 KB for mapping */
74*91f16700Schasinglulu 
75*91f16700Schasinglulu /*
76*91f16700Schasinglulu  * MAX_MMAP_REGIONS is usually:
77*91f16700Schasinglulu  * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup
78*91f16700Schasinglulu  */
79*91f16700Schasinglulu #define MAX_MMAP_REGIONS			6
80*91f16700Schasinglulu 
81*91f16700Schasinglulu /* DTB initialization value */
82*91f16700Schasinglulu #define STM32MP_BL2_DTB_SIZE			U(0x00005000) /* 20 KB for DTB */
83*91f16700Schasinglulu 
84*91f16700Schasinglulu #define STM32MP_BL2_DTB_BASE			(STM32MP_BL2_BASE - \
85*91f16700Schasinglulu 						 STM32MP_BL2_DTB_SIZE)
86*91f16700Schasinglulu 
87*91f16700Schasinglulu #define STM32MP_BL33_BASE			(STM32MP_DDR_BASE + U(0x04000000))
88*91f16700Schasinglulu #define STM32MP_BL33_MAX_SIZE			U(0x400000)
89*91f16700Schasinglulu 
90*91f16700Schasinglulu /*******************************************************************************
91*91f16700Schasinglulu  * STM32MP2 RCC
92*91f16700Schasinglulu  ******************************************************************************/
93*91f16700Schasinglulu #define RCC_BASE				U(0x44200000)
94*91f16700Schasinglulu 
95*91f16700Schasinglulu /*******************************************************************************
96*91f16700Schasinglulu  * STM32MP2 PWR
97*91f16700Schasinglulu  ******************************************************************************/
98*91f16700Schasinglulu #define PWR_BASE				U(0x44210000)
99*91f16700Schasinglulu 
100*91f16700Schasinglulu /*******************************************************************************
101*91f16700Schasinglulu  * STM32MP2 GPIO
102*91f16700Schasinglulu  ******************************************************************************/
103*91f16700Schasinglulu #define GPIOA_BASE				U(0x44240000)
104*91f16700Schasinglulu #define GPIOB_BASE				U(0x44250000)
105*91f16700Schasinglulu #define GPIOC_BASE				U(0x44260000)
106*91f16700Schasinglulu #define GPIOD_BASE				U(0x44270000)
107*91f16700Schasinglulu #define GPIOE_BASE				U(0x44280000)
108*91f16700Schasinglulu #define GPIOF_BASE				U(0x44290000)
109*91f16700Schasinglulu #define GPIOG_BASE				U(0x442A0000)
110*91f16700Schasinglulu #define GPIOH_BASE				U(0x442B0000)
111*91f16700Schasinglulu #define GPIOI_BASE				U(0x442C0000)
112*91f16700Schasinglulu #define GPIOJ_BASE				U(0x442D0000)
113*91f16700Schasinglulu #define GPIOK_BASE				U(0x442E0000)
114*91f16700Schasinglulu #define GPIOZ_BASE				U(0x46200000)
115*91f16700Schasinglulu #define GPIO_BANK_OFFSET			U(0x10000)
116*91f16700Schasinglulu 
117*91f16700Schasinglulu #define STM32MP_GPIOS_PIN_MAX_COUNT		16
118*91f16700Schasinglulu #define STM32MP_GPIOZ_PIN_MAX_COUNT		8
119*91f16700Schasinglulu 
120*91f16700Schasinglulu /*******************************************************************************
121*91f16700Schasinglulu  * STM32MP2 UART
122*91f16700Schasinglulu  ******************************************************************************/
123*91f16700Schasinglulu #define USART1_BASE				U(0x40330000)
124*91f16700Schasinglulu #define USART2_BASE				U(0x400E0000)
125*91f16700Schasinglulu #define USART3_BASE				U(0x400F0000)
126*91f16700Schasinglulu #define UART4_BASE				U(0x40100000)
127*91f16700Schasinglulu #define UART5_BASE				U(0x40110000)
128*91f16700Schasinglulu #define USART6_BASE				U(0x40220000)
129*91f16700Schasinglulu #define UART7_BASE				U(0x40370000)
130*91f16700Schasinglulu #define UART8_BASE				U(0x40380000)
131*91f16700Schasinglulu #define UART9_BASE				U(0x402C0000)
132*91f16700Schasinglulu #define STM32MP_NB_OF_UART			U(9)
133*91f16700Schasinglulu 
134*91f16700Schasinglulu /* For UART crash console */
135*91f16700Schasinglulu #define STM32MP_DEBUG_USART_CLK_FRQ		64000000
136*91f16700Schasinglulu /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */
137*91f16700Schasinglulu #define STM32MP_DEBUG_USART_BASE		USART2_BASE
138*91f16700Schasinglulu #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
139*91f16700Schasinglulu #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
140*91f16700Schasinglulu #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
141*91f16700Schasinglulu #define DEBUG_UART_TX_GPIO_PORT			4
142*91f16700Schasinglulu #define DEBUG_UART_TX_GPIO_ALTERNATE		6
143*91f16700Schasinglulu #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
144*91f16700Schasinglulu #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
145*91f16700Schasinglulu #define DEBUG_UART_TX_EN_REG			RCC_USART2CFGR
146*91f16700Schasinglulu #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
147*91f16700Schasinglulu #define DEBUG_UART_RST_REG			RCC_USART2CFGR
148*91f16700Schasinglulu #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
149*91f16700Schasinglulu #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV8CFGR
150*91f16700Schasinglulu #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV8CFGR
151*91f16700Schasinglulu 
152*91f16700Schasinglulu /*******************************************************************************
153*91f16700Schasinglulu  * STM32MP2 SDMMC
154*91f16700Schasinglulu  ******************************************************************************/
155*91f16700Schasinglulu #define STM32MP_SDMMC1_BASE			U(0x48220000)
156*91f16700Schasinglulu #define STM32MP_SDMMC2_BASE			U(0x48230000)
157*91f16700Schasinglulu #define STM32MP_SDMMC3_BASE			U(0x48240000)
158*91f16700Schasinglulu 
159*91f16700Schasinglulu /*******************************************************************************
160*91f16700Schasinglulu  * STM32MP2 TAMP
161*91f16700Schasinglulu  ******************************************************************************/
162*91f16700Schasinglulu #define PLAT_MAX_TAMP_INT			U(5)
163*91f16700Schasinglulu #define PLAT_MAX_TAMP_EXT			U(3)
164*91f16700Schasinglulu #define TAMP_BASE				U(0x46010000)
165*91f16700Schasinglulu #define TAMP_SMCR				(TAMP_BASE + U(0x20))
166*91f16700Schasinglulu #define TAMP_BKP_REGISTER_BASE			(TAMP_BASE + U(0x100))
167*91f16700Schasinglulu #define TAMP_BKP_REG_CLK			CK_BUS_RTC
168*91f16700Schasinglulu #define TAMP_BKP_SEC_NUMBER			U(10)
169*91f16700Schasinglulu #define TAMP_COUNTR				U(0x40)
170*91f16700Schasinglulu 
171*91f16700Schasinglulu #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
172*91f16700Schasinglulu static inline uintptr_t tamp_bkpr(uint32_t idx)
173*91f16700Schasinglulu {
174*91f16700Schasinglulu 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
175*91f16700Schasinglulu }
176*91f16700Schasinglulu #endif
177*91f16700Schasinglulu 
178*91f16700Schasinglulu /*******************************************************************************
179*91f16700Schasinglulu  * STM32MP2 DDRCTRL
180*91f16700Schasinglulu  ******************************************************************************/
181*91f16700Schasinglulu #define DDRCTRL_BASE				U(0x48040000)
182*91f16700Schasinglulu 
183*91f16700Schasinglulu /*******************************************************************************
184*91f16700Schasinglulu  * STM32MP2 DDRDBG
185*91f16700Schasinglulu  ******************************************************************************/
186*91f16700Schasinglulu #define DDRDBG_BASE				U(0x48050000)
187*91f16700Schasinglulu 
188*91f16700Schasinglulu /*******************************************************************************
189*91f16700Schasinglulu  * STM32MP2 DDRPHYC
190*91f16700Schasinglulu  ******************************************************************************/
191*91f16700Schasinglulu #define DDRPHYC_BASE				U(0x48C00000)
192*91f16700Schasinglulu 
193*91f16700Schasinglulu /*******************************************************************************
194*91f16700Schasinglulu  * Miscellaneous STM32MP1 peripherals base address
195*91f16700Schasinglulu  ******************************************************************************/
196*91f16700Schasinglulu #define BSEC_BASE				U(0x44000000)
197*91f16700Schasinglulu #define DBGMCU_BASE				U(0x4A010000)
198*91f16700Schasinglulu #define HASH_BASE				U(0x42010000)
199*91f16700Schasinglulu #define RTC_BASE				U(0x46000000)
200*91f16700Schasinglulu #define STGEN_BASE				U(0x48080000)
201*91f16700Schasinglulu #define SYSCFG_BASE				U(0x44230000)
202*91f16700Schasinglulu 
203*91f16700Schasinglulu /*******************************************************************************
204*91f16700Schasinglulu  * REGULATORS
205*91f16700Schasinglulu  ******************************************************************************/
206*91f16700Schasinglulu /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
207*91f16700Schasinglulu #define PLAT_NB_RDEVS				U(19)
208*91f16700Schasinglulu /* 2 FIXED */
209*91f16700Schasinglulu #define PLAT_NB_FIXED_REGUS			U(2)
210*91f16700Schasinglulu /* No GPIO regu */
211*91f16700Schasinglulu #define PLAT_NB_GPIO_REGUS			U(0)
212*91f16700Schasinglulu 
213*91f16700Schasinglulu /*******************************************************************************
214*91f16700Schasinglulu  * Device Tree defines
215*91f16700Schasinglulu  ******************************************************************************/
216*91f16700Schasinglulu #define DT_BSEC_COMPAT				"st,stm32mp25-bsec"
217*91f16700Schasinglulu #define DT_DDR_COMPAT				"st,stm32mp2-ddr"
218*91f16700Schasinglulu #define DT_PWR_COMPAT				"st,stm32mp25-pwr"
219*91f16700Schasinglulu #define DT_RCC_CLK_COMPAT			"st,stm32mp25-rcc"
220*91f16700Schasinglulu #define DT_UART_COMPAT				"st,stm32h7-uart"
221*91f16700Schasinglulu 
222*91f16700Schasinglulu #endif /* STM32MP2_DEF_H */
223