xref: /arm-trusted-firmware/plat/st/stm32mp1/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <arch.h>
11*91f16700Schasinglulu #include <drivers/arm/gic_common.h>
12*91f16700Schasinglulu #include <lib/utils_def.h>
13*91f16700Schasinglulu #include <plat/common/common_def.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include "../stm32mp1_def.h"
16*91f16700Schasinglulu 
17*91f16700Schasinglulu /*******************************************************************************
18*91f16700Schasinglulu  * Generic platform constants
19*91f16700Schasinglulu  ******************************************************************************/
20*91f16700Schasinglulu 
21*91f16700Schasinglulu /* Size of cacheable stacks */
22*91f16700Schasinglulu #if defined(IMAGE_BL32)
23*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		0x600
24*91f16700Schasinglulu #else
25*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		0xC00
26*91f16700Schasinglulu #endif
27*91f16700Schasinglulu 
28*91f16700Schasinglulu #define STM32MP_PRIMARY_CPU		U(0x0)
29*91f16700Schasinglulu #define STM32MP_SECONDARY_CPU		U(0x1)
30*91f16700Schasinglulu 
31*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT		U(1)
32*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT	U(2)
33*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
34*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT + \
35*91f16700Schasinglulu 					 PLATFORM_CLUSTER0_CORE_COUNT)
36*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER	2
37*91f16700Schasinglulu 
38*91f16700Schasinglulu #define MAX_IO_DEVICES			U(4)
39*91f16700Schasinglulu #define MAX_IO_HANDLES			U(4)
40*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES		U(1)
41*91f16700Schasinglulu #define MAX_IO_MTD_DEVICES		U(1)
42*91f16700Schasinglulu 
43*91f16700Schasinglulu /*******************************************************************************
44*91f16700Schasinglulu  * BL2 specific defines.
45*91f16700Schasinglulu  ******************************************************************************/
46*91f16700Schasinglulu /*
47*91f16700Schasinglulu  * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
48*91f16700Schasinglulu  * size plus a little space for growth.
49*91f16700Schasinglulu  */
50*91f16700Schasinglulu #define BL2_BASE			STM32MP_BL2_BASE
51*91f16700Schasinglulu #define BL2_LIMIT			(STM32MP_BL2_BASE + \
52*91f16700Schasinglulu 					 STM32MP_BL2_SIZE)
53*91f16700Schasinglulu 
54*91f16700Schasinglulu #define BL2_RO_BASE			STM32MP_BL2_RO_BASE
55*91f16700Schasinglulu #define BL2_RO_LIMIT			(STM32MP_BL2_RO_BASE + \
56*91f16700Schasinglulu 					 STM32MP_BL2_RO_SIZE)
57*91f16700Schasinglulu 
58*91f16700Schasinglulu #define BL2_RW_BASE			STM32MP_BL2_RW_BASE
59*91f16700Schasinglulu #define BL2_RW_LIMIT			(STM32MP_BL2_RW_BASE + \
60*91f16700Schasinglulu 					 STM32MP_BL2_RW_SIZE)
61*91f16700Schasinglulu /*******************************************************************************
62*91f16700Schasinglulu  * BL32 specific defines.
63*91f16700Schasinglulu  ******************************************************************************/
64*91f16700Schasinglulu #if defined(IMAGE_BL32)
65*91f16700Schasinglulu #if ENABLE_PIE
66*91f16700Schasinglulu #define BL32_BASE			0
67*91f16700Schasinglulu #define BL32_LIMIT			STM32MP_BL32_SIZE
68*91f16700Schasinglulu #else
69*91f16700Schasinglulu #define BL32_BASE			STM32MP_BL32_BASE
70*91f16700Schasinglulu #define BL32_LIMIT			(STM32MP_BL32_BASE + \
71*91f16700Schasinglulu 					 STM32MP_BL32_SIZE)
72*91f16700Schasinglulu #endif
73*91f16700Schasinglulu #endif /* defined(IMAGE_BL32) */
74*91f16700Schasinglulu 
75*91f16700Schasinglulu /*******************************************************************************
76*91f16700Schasinglulu  * BL33 specific defines.
77*91f16700Schasinglulu  ******************************************************************************/
78*91f16700Schasinglulu #define BL33_BASE			STM32MP_BL33_BASE
79*91f16700Schasinglulu 
80*91f16700Schasinglulu /*
81*91f16700Schasinglulu  * Load address of BL33 for this platform port
82*91f16700Schasinglulu  */
83*91f16700Schasinglulu #define PLAT_STM32MP_NS_IMAGE_OFFSET	BL33_BASE
84*91f16700Schasinglulu 
85*91f16700Schasinglulu /* Needed by STM32CubeProgrammer support */
86*91f16700Schasinglulu #define DWL_BUFFER_SIZE			U(0x01000000)
87*91f16700Schasinglulu 
88*91f16700Schasinglulu /*
89*91f16700Schasinglulu  * SSBL offset in case it's stored in eMMC boot partition.
90*91f16700Schasinglulu  * We can fix it to 256K because TF-A size can't be bigger than SRAM
91*91f16700Schasinglulu  */
92*91f16700Schasinglulu #define PLAT_EMMC_BOOT_SSBL_OFFSET		U(0x40000)
93*91f16700Schasinglulu 
94*91f16700Schasinglulu /*******************************************************************************
95*91f16700Schasinglulu  * DTB specific defines.
96*91f16700Schasinglulu  ******************************************************************************/
97*91f16700Schasinglulu #define DTB_BASE			STM32MP_DTB_BASE
98*91f16700Schasinglulu #define DTB_LIMIT			(STM32MP_DTB_BASE + \
99*91f16700Schasinglulu 					 STM32MP_DTB_SIZE)
100*91f16700Schasinglulu 
101*91f16700Schasinglulu /*******************************************************************************
102*91f16700Schasinglulu  * Platform specific page table and MMU setup constants
103*91f16700Schasinglulu  ******************************************************************************/
104*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 32)
105*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 32)
106*91f16700Schasinglulu 
107*91f16700Schasinglulu /*******************************************************************************
108*91f16700Schasinglulu  * Declarations and constants to access the mailboxes safely. Each mailbox is
109*91f16700Schasinglulu  * aligned on the biggest cache line size in the platform. This is known only
110*91f16700Schasinglulu  * to the platform as it might have a combination of integrated and external
111*91f16700Schasinglulu  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
112*91f16700Schasinglulu  * line at any cache level. They could belong to different cpus/clusters &
113*91f16700Schasinglulu  * get written while being protected by different locks causing corruption of
114*91f16700Schasinglulu  * a valid mailbox address.
115*91f16700Schasinglulu  ******************************************************************************/
116*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT		6
117*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
118*91f16700Schasinglulu 
119*91f16700Schasinglulu /*
120*91f16700Schasinglulu  * Secure Interrupt: based on the standard ARM mapping
121*91f16700Schasinglulu  */
122*91f16700Schasinglulu #define ARM_IRQ_SEC_PHY_TIMER		U(29)
123*91f16700Schasinglulu 
124*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_0		U(8)
125*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_1		U(9)
126*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_2		U(10)
127*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_3		U(11)
128*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_4		U(12)
129*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_5		U(13)
130*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_6		U(14)
131*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_7		U(15)
132*91f16700Schasinglulu 
133*91f16700Schasinglulu #define STM32MP1_IRQ_TZC400		U(36)
134*91f16700Schasinglulu #define STM32MP1_IRQ_TAMPSERRS		U(229)
135*91f16700Schasinglulu #define STM32MP1_IRQ_AXIERRIRQ		U(244)
136*91f16700Schasinglulu 
137*91f16700Schasinglulu /*
138*91f16700Schasinglulu  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
139*91f16700Schasinglulu  * terminology. On a GICv2 system or mode, the lists will be merged and treated
140*91f16700Schasinglulu  * as Group 0 interrupts.
141*91f16700Schasinglulu  */
142*91f16700Schasinglulu #define PLATFORM_G1S_PROPS(grp) \
143*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER,		\
144*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
145*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_LEVEL),	\
146*91f16700Schasinglulu 	INTR_PROP_DESC(STM32MP1_IRQ_AXIERRIRQ,		\
147*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
148*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_LEVEL),	\
149*91f16700Schasinglulu 	INTR_PROP_DESC(STM32MP1_IRQ_TZC400,		\
150*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
151*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_LEVEL),	\
152*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1,		\
153*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
154*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE),		\
155*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2,		\
156*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
157*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE),		\
158*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3,		\
159*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
160*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE),		\
161*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4,		\
162*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
163*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE),		\
164*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5,		\
165*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
166*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE),		\
167*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7,		\
168*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
169*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE)
170*91f16700Schasinglulu 
171*91f16700Schasinglulu #define PLATFORM_G0_PROPS(grp) \
172*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0,		\
173*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
174*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE),		\
175*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6,		\
176*91f16700Schasinglulu 		       GIC_HIGHEST_SEC_PRIORITY,	\
177*91f16700Schasinglulu 		       grp, GIC_INTR_CFG_EDGE)
178*91f16700Schasinglulu 
179*91f16700Schasinglulu /*
180*91f16700Schasinglulu  * Power
181*91f16700Schasinglulu  */
182*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL	U(1)
183*91f16700Schasinglulu 
184*91f16700Schasinglulu /* Local power state for power domains in Run state. */
185*91f16700Schasinglulu #define ARM_LOCAL_STATE_RUN	U(0)
186*91f16700Schasinglulu /* Local power state for retention. Valid only for CPU power domains */
187*91f16700Schasinglulu #define ARM_LOCAL_STATE_RET	U(1)
188*91f16700Schasinglulu /* Local power state for power-down. Valid for CPU and cluster power domains */
189*91f16700Schasinglulu #define ARM_LOCAL_STATE_OFF	U(2)
190*91f16700Schasinglulu /*
191*91f16700Schasinglulu  * This macro defines the deepest retention state possible.
192*91f16700Schasinglulu  * A higher state id will represent an invalid or a power down state.
193*91f16700Schasinglulu  */
194*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
195*91f16700Schasinglulu /*
196*91f16700Schasinglulu  * This macro defines the deepest power down states possible. Any state ID
197*91f16700Schasinglulu  * higher than this is invalid.
198*91f16700Schasinglulu  */
199*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
200*91f16700Schasinglulu 
201*91f16700Schasinglulu /*******************************************************************************
202*91f16700Schasinglulu  * Size of the per-cpu data in bytes that should be reserved in the generic
203*91f16700Schasinglulu  * per-cpu data structure for the FVP port.
204*91f16700Schasinglulu  ******************************************************************************/
205*91f16700Schasinglulu #define PLAT_PCPU_DATA_SIZE	2
206*91f16700Schasinglulu 
207*91f16700Schasinglulu /*******************************************************************************
208*91f16700Schasinglulu  * Number of parallel entry slots in SMT SCMI server entry context. For this
209*91f16700Schasinglulu  * platform, SCMI server is reached through SMC only, hence the number of
210*91f16700Schasinglulu  * entry slots.
211*91f16700Schasinglulu  ******************************************************************************/
212*91f16700Schasinglulu #define PLAT_SMT_ENTRY_COUNT		PLATFORM_CORE_COUNT
213*91f16700Schasinglulu 
214*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
215