1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <arch_helpers.h> 12*91f16700Schasinglulu #include <common/bl_common.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <common/desc_image_load.h> 15*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 16*91f16700Schasinglulu #include <drivers/mmc.h> 17*91f16700Schasinglulu #include <drivers/st/bsec.h> 18*91f16700Schasinglulu #include <drivers/st/regulator_fixed.h> 19*91f16700Schasinglulu #include <drivers/st/stm32_iwdg.h> 20*91f16700Schasinglulu #include <drivers/st/stm32_rng.h> 21*91f16700Schasinglulu #include <drivers/st/stm32_uart.h> 22*91f16700Schasinglulu #include <drivers/st/stm32mp1_clk.h> 23*91f16700Schasinglulu #include <drivers/st/stm32mp1_pwr.h> 24*91f16700Schasinglulu #include <drivers/st/stm32mp1_ram.h> 25*91f16700Schasinglulu #include <drivers/st/stm32mp_pmic.h> 26*91f16700Schasinglulu #include <lib/fconf/fconf.h> 27*91f16700Schasinglulu #include <lib/fconf/fconf_dyn_cfg_getter.h> 28*91f16700Schasinglulu #include <lib/mmio.h> 29*91f16700Schasinglulu #include <lib/optee_utils.h> 30*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 31*91f16700Schasinglulu #include <plat/common/platform.h> 32*91f16700Schasinglulu 33*91f16700Schasinglulu #include <platform_def.h> 34*91f16700Schasinglulu #include <stm32mp_common.h> 35*91f16700Schasinglulu #include <stm32mp1_dbgmcu.h> 36*91f16700Schasinglulu 37*91f16700Schasinglulu #if DEBUG 38*91f16700Schasinglulu static const char debug_msg[] = { 39*91f16700Schasinglulu "***************************************************\n" 40*91f16700Schasinglulu "** DEBUG ACCESS PORT IS OPEN! **\n" 41*91f16700Schasinglulu "** This boot image is only for debugging purpose **\n" 42*91f16700Schasinglulu "** and is unsafe for production use. **\n" 43*91f16700Schasinglulu "** **\n" 44*91f16700Schasinglulu "** If you see this message and you are not **\n" 45*91f16700Schasinglulu "** debugging report this immediately to your **\n" 46*91f16700Schasinglulu "** vendor! **\n" 47*91f16700Schasinglulu "***************************************************\n" 48*91f16700Schasinglulu }; 49*91f16700Schasinglulu #endif 50*91f16700Schasinglulu 51*91f16700Schasinglulu static void print_reset_reason(void) 52*91f16700Schasinglulu { 53*91f16700Schasinglulu uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 54*91f16700Schasinglulu 55*91f16700Schasinglulu if (rstsr == 0U) { 56*91f16700Schasinglulu WARN("Reset reason unknown\n"); 57*91f16700Schasinglulu return; 58*91f16700Schasinglulu } 59*91f16700Schasinglulu 60*91f16700Schasinglulu INFO("Reset reason (0x%x):\n", rstsr); 61*91f16700Schasinglulu 62*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 63*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 64*91f16700Schasinglulu INFO("System exits from STANDBY\n"); 65*91f16700Schasinglulu return; 66*91f16700Schasinglulu } 67*91f16700Schasinglulu 68*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 69*91f16700Schasinglulu INFO("MPU exits from CSTANDBY\n"); 70*91f16700Schasinglulu return; 71*91f16700Schasinglulu } 72*91f16700Schasinglulu } 73*91f16700Schasinglulu 74*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 75*91f16700Schasinglulu INFO(" Power-on Reset (rst_por)\n"); 76*91f16700Schasinglulu return; 77*91f16700Schasinglulu } 78*91f16700Schasinglulu 79*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 80*91f16700Schasinglulu INFO(" Brownout Reset (rst_bor)\n"); 81*91f16700Schasinglulu return; 82*91f16700Schasinglulu } 83*91f16700Schasinglulu 84*91f16700Schasinglulu #if STM32MP15 85*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 86*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 87*91f16700Schasinglulu INFO(" System reset generated by MCU (MCSYSRST)\n"); 88*91f16700Schasinglulu } else { 89*91f16700Schasinglulu INFO(" Local reset generated by MCU (MCSYSRST)\n"); 90*91f16700Schasinglulu } 91*91f16700Schasinglulu return; 92*91f16700Schasinglulu } 93*91f16700Schasinglulu #endif 94*91f16700Schasinglulu 95*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 96*91f16700Schasinglulu INFO(" System reset generated by MPU (MPSYSRST)\n"); 97*91f16700Schasinglulu return; 98*91f16700Schasinglulu } 99*91f16700Schasinglulu 100*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 101*91f16700Schasinglulu INFO(" Reset due to a clock failure on HSE\n"); 102*91f16700Schasinglulu return; 103*91f16700Schasinglulu } 104*91f16700Schasinglulu 105*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 106*91f16700Schasinglulu INFO(" IWDG1 Reset (rst_iwdg1)\n"); 107*91f16700Schasinglulu return; 108*91f16700Schasinglulu } 109*91f16700Schasinglulu 110*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 111*91f16700Schasinglulu INFO(" IWDG2 Reset (rst_iwdg2)\n"); 112*91f16700Schasinglulu return; 113*91f16700Schasinglulu } 114*91f16700Schasinglulu 115*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 116*91f16700Schasinglulu INFO(" MPU Processor 0 Reset\n"); 117*91f16700Schasinglulu return; 118*91f16700Schasinglulu } 119*91f16700Schasinglulu 120*91f16700Schasinglulu #if STM32MP15 121*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 122*91f16700Schasinglulu INFO(" MPU Processor 1 Reset\n"); 123*91f16700Schasinglulu return; 124*91f16700Schasinglulu } 125*91f16700Schasinglulu #endif 126*91f16700Schasinglulu 127*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 128*91f16700Schasinglulu INFO(" Pad Reset from NRST\n"); 129*91f16700Schasinglulu return; 130*91f16700Schasinglulu } 131*91f16700Schasinglulu 132*91f16700Schasinglulu if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 133*91f16700Schasinglulu INFO(" Reset due to a failure of VDD_CORE\n"); 134*91f16700Schasinglulu return; 135*91f16700Schasinglulu } 136*91f16700Schasinglulu 137*91f16700Schasinglulu ERROR(" Unidentified reset reason\n"); 138*91f16700Schasinglulu } 139*91f16700Schasinglulu 140*91f16700Schasinglulu void bl2_el3_early_platform_setup(u_register_t arg0, 141*91f16700Schasinglulu u_register_t arg1 __unused, 142*91f16700Schasinglulu u_register_t arg2 __unused, 143*91f16700Schasinglulu u_register_t arg3 __unused) 144*91f16700Schasinglulu { 145*91f16700Schasinglulu stm32mp_setup_early_console(); 146*91f16700Schasinglulu 147*91f16700Schasinglulu stm32mp_save_boot_ctx_address(arg0); 148*91f16700Schasinglulu } 149*91f16700Schasinglulu 150*91f16700Schasinglulu void bl2_platform_setup(void) 151*91f16700Schasinglulu { 152*91f16700Schasinglulu int ret; 153*91f16700Schasinglulu 154*91f16700Schasinglulu ret = stm32mp1_ddr_probe(); 155*91f16700Schasinglulu if (ret < 0) { 156*91f16700Schasinglulu ERROR("Invalid DDR init: error %d\n", ret); 157*91f16700Schasinglulu panic(); 158*91f16700Schasinglulu } 159*91f16700Schasinglulu 160*91f16700Schasinglulu /* Map DDR for binary load, now with cacheable attribute */ 161*91f16700Schasinglulu ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 162*91f16700Schasinglulu STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 163*91f16700Schasinglulu if (ret < 0) { 164*91f16700Schasinglulu ERROR("DDR mapping: error %d\n", ret); 165*91f16700Schasinglulu panic(); 166*91f16700Schasinglulu } 167*91f16700Schasinglulu } 168*91f16700Schasinglulu 169*91f16700Schasinglulu #if STM32MP15 170*91f16700Schasinglulu static void update_monotonic_counter(void) 171*91f16700Schasinglulu { 172*91f16700Schasinglulu uint32_t version; 173*91f16700Schasinglulu uint32_t otp; 174*91f16700Schasinglulu 175*91f16700Schasinglulu CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE, 176*91f16700Schasinglulu assert_stm32mp1_monotonic_counter_reach_max); 177*91f16700Schasinglulu 178*91f16700Schasinglulu /* Check if monotonic counter needs to be incremented */ 179*91f16700Schasinglulu if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) { 180*91f16700Schasinglulu panic(); 181*91f16700Schasinglulu } 182*91f16700Schasinglulu 183*91f16700Schasinglulu if (stm32_get_otp_value_from_idx(otp, &version) != 0) { 184*91f16700Schasinglulu panic(); 185*91f16700Schasinglulu } 186*91f16700Schasinglulu 187*91f16700Schasinglulu if ((version + 1U) < BIT(STM32_TF_VERSION)) { 188*91f16700Schasinglulu uint32_t result; 189*91f16700Schasinglulu 190*91f16700Schasinglulu /* Need to increment the monotonic counter. */ 191*91f16700Schasinglulu version = BIT(STM32_TF_VERSION) - 1U; 192*91f16700Schasinglulu 193*91f16700Schasinglulu result = bsec_program_otp(version, otp); 194*91f16700Schasinglulu if (result != BSEC_OK) { 195*91f16700Schasinglulu ERROR("BSEC: MONOTONIC_OTP program Error %u\n", 196*91f16700Schasinglulu result); 197*91f16700Schasinglulu panic(); 198*91f16700Schasinglulu } 199*91f16700Schasinglulu INFO("Monotonic counter has been incremented (value 0x%x)\n", 200*91f16700Schasinglulu version); 201*91f16700Schasinglulu } 202*91f16700Schasinglulu } 203*91f16700Schasinglulu #endif 204*91f16700Schasinglulu 205*91f16700Schasinglulu void bl2_el3_plat_arch_setup(void) 206*91f16700Schasinglulu { 207*91f16700Schasinglulu const char *board_model; 208*91f16700Schasinglulu boot_api_context_t *boot_context = 209*91f16700Schasinglulu (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 210*91f16700Schasinglulu uintptr_t pwr_base; 211*91f16700Schasinglulu uintptr_t rcc_base; 212*91f16700Schasinglulu 213*91f16700Schasinglulu if (bsec_probe() != 0U) { 214*91f16700Schasinglulu panic(); 215*91f16700Schasinglulu } 216*91f16700Schasinglulu 217*91f16700Schasinglulu mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 218*91f16700Schasinglulu BL_CODE_END - BL_CODE_BASE, 219*91f16700Schasinglulu MT_CODE | MT_SECURE); 220*91f16700Schasinglulu 221*91f16700Schasinglulu /* Prevent corruption of preloaded Device Tree */ 222*91f16700Schasinglulu mmap_add_region(DTB_BASE, DTB_BASE, 223*91f16700Schasinglulu DTB_LIMIT - DTB_BASE, 224*91f16700Schasinglulu MT_RO_DATA | MT_SECURE); 225*91f16700Schasinglulu 226*91f16700Schasinglulu configure_mmu(); 227*91f16700Schasinglulu 228*91f16700Schasinglulu if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 229*91f16700Schasinglulu panic(); 230*91f16700Schasinglulu } 231*91f16700Schasinglulu 232*91f16700Schasinglulu pwr_base = stm32mp_pwr_base(); 233*91f16700Schasinglulu rcc_base = stm32mp_rcc_base(); 234*91f16700Schasinglulu 235*91f16700Schasinglulu /* 236*91f16700Schasinglulu * Disable the backup domain write protection. 237*91f16700Schasinglulu * The protection is enable at each reset by hardware 238*91f16700Schasinglulu * and must be disabled by software. 239*91f16700Schasinglulu */ 240*91f16700Schasinglulu mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 241*91f16700Schasinglulu 242*91f16700Schasinglulu while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 243*91f16700Schasinglulu ; 244*91f16700Schasinglulu } 245*91f16700Schasinglulu 246*91f16700Schasinglulu /* Reset backup domain on cold boot cases */ 247*91f16700Schasinglulu if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 248*91f16700Schasinglulu mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 249*91f16700Schasinglulu 250*91f16700Schasinglulu while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 251*91f16700Schasinglulu 0U) { 252*91f16700Schasinglulu ; 253*91f16700Schasinglulu } 254*91f16700Schasinglulu 255*91f16700Schasinglulu mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 256*91f16700Schasinglulu } 257*91f16700Schasinglulu 258*91f16700Schasinglulu #if STM32MP15 259*91f16700Schasinglulu /* Disable MCKPROT */ 260*91f16700Schasinglulu mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 261*91f16700Schasinglulu #endif 262*91f16700Schasinglulu 263*91f16700Schasinglulu /* 264*91f16700Schasinglulu * Set minimum reset pulse duration to 31ms for discrete power 265*91f16700Schasinglulu * supplied boards. 266*91f16700Schasinglulu */ 267*91f16700Schasinglulu if (dt_pmic_status() <= 0) { 268*91f16700Schasinglulu mmio_clrsetbits_32(rcc_base + RCC_RDLSICR, 269*91f16700Schasinglulu RCC_RDLSICR_MRD_MASK, 270*91f16700Schasinglulu 31U << RCC_RDLSICR_MRD_SHIFT); 271*91f16700Schasinglulu } 272*91f16700Schasinglulu 273*91f16700Schasinglulu generic_delay_timer_init(); 274*91f16700Schasinglulu 275*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER 276*91f16700Schasinglulu /* Disable programmer UART before changing clock tree */ 277*91f16700Schasinglulu if (boot_context->boot_interface_selected == 278*91f16700Schasinglulu BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) { 279*91f16700Schasinglulu uintptr_t uart_prog_addr = 280*91f16700Schasinglulu get_uart_address(boot_context->boot_interface_instance); 281*91f16700Schasinglulu 282*91f16700Schasinglulu stm32_uart_stop(uart_prog_addr); 283*91f16700Schasinglulu } 284*91f16700Schasinglulu #endif 285*91f16700Schasinglulu if (stm32mp1_clk_probe() < 0) { 286*91f16700Schasinglulu panic(); 287*91f16700Schasinglulu } 288*91f16700Schasinglulu 289*91f16700Schasinglulu if (stm32mp1_clk_init() < 0) { 290*91f16700Schasinglulu panic(); 291*91f16700Schasinglulu } 292*91f16700Schasinglulu 293*91f16700Schasinglulu stm32_save_boot_info(boot_context); 294*91f16700Schasinglulu 295*91f16700Schasinglulu #if STM32MP_USB_PROGRAMMER && STM32MP15 296*91f16700Schasinglulu /* Deconfigure all UART RX pins configured by ROM code */ 297*91f16700Schasinglulu stm32mp1_deconfigure_uart_pins(); 298*91f16700Schasinglulu #endif 299*91f16700Schasinglulu 300*91f16700Schasinglulu if (stm32mp_uart_console_setup() != 0) { 301*91f16700Schasinglulu goto skip_console_init; 302*91f16700Schasinglulu } 303*91f16700Schasinglulu 304*91f16700Schasinglulu stm32mp_print_cpuinfo(); 305*91f16700Schasinglulu 306*91f16700Schasinglulu board_model = dt_get_board_model(); 307*91f16700Schasinglulu if (board_model != NULL) { 308*91f16700Schasinglulu NOTICE("Model: %s\n", board_model); 309*91f16700Schasinglulu } 310*91f16700Schasinglulu 311*91f16700Schasinglulu stm32mp_print_boardinfo(); 312*91f16700Schasinglulu 313*91f16700Schasinglulu if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 314*91f16700Schasinglulu NOTICE("Bootrom authentication %s\n", 315*91f16700Schasinglulu (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 316*91f16700Schasinglulu "failed" : "succeeded"); 317*91f16700Schasinglulu } 318*91f16700Schasinglulu 319*91f16700Schasinglulu skip_console_init: 320*91f16700Schasinglulu #if !TRUSTED_BOARD_BOOT 321*91f16700Schasinglulu if (stm32mp_is_closed_device()) { 322*91f16700Schasinglulu /* Closed chip mandates authentication */ 323*91f16700Schasinglulu ERROR("Secure chip: TRUSTED_BOARD_BOOT must be enabled\n"); 324*91f16700Schasinglulu panic(); 325*91f16700Schasinglulu } 326*91f16700Schasinglulu #endif 327*91f16700Schasinglulu 328*91f16700Schasinglulu if (fixed_regulator_register() != 0) { 329*91f16700Schasinglulu panic(); 330*91f16700Schasinglulu } 331*91f16700Schasinglulu 332*91f16700Schasinglulu if (dt_pmic_status() > 0) { 333*91f16700Schasinglulu initialize_pmic(); 334*91f16700Schasinglulu if (pmic_voltages_init() != 0) { 335*91f16700Schasinglulu ERROR("PMIC voltages init failed\n"); 336*91f16700Schasinglulu panic(); 337*91f16700Schasinglulu } 338*91f16700Schasinglulu print_pmic_info_and_debug(); 339*91f16700Schasinglulu } 340*91f16700Schasinglulu 341*91f16700Schasinglulu stm32mp1_syscfg_init(); 342*91f16700Schasinglulu 343*91f16700Schasinglulu if (stm32_iwdg_init() < 0) { 344*91f16700Schasinglulu panic(); 345*91f16700Schasinglulu } 346*91f16700Schasinglulu 347*91f16700Schasinglulu stm32_iwdg_refresh(); 348*91f16700Schasinglulu 349*91f16700Schasinglulu if (bsec_read_debug_conf() != 0U) { 350*91f16700Schasinglulu if (stm32mp_is_closed_device()) { 351*91f16700Schasinglulu #if DEBUG 352*91f16700Schasinglulu WARN("\n%s", debug_msg); 353*91f16700Schasinglulu #else 354*91f16700Schasinglulu ERROR("***Debug opened on closed chip***\n"); 355*91f16700Schasinglulu #endif 356*91f16700Schasinglulu } 357*91f16700Schasinglulu } 358*91f16700Schasinglulu 359*91f16700Schasinglulu #if STM32MP13 360*91f16700Schasinglulu if (stm32_rng_init() != 0) { 361*91f16700Schasinglulu panic(); 362*91f16700Schasinglulu } 363*91f16700Schasinglulu #endif 364*91f16700Schasinglulu 365*91f16700Schasinglulu stm32mp1_arch_security_setup(); 366*91f16700Schasinglulu 367*91f16700Schasinglulu print_reset_reason(); 368*91f16700Schasinglulu 369*91f16700Schasinglulu #if STM32MP15 370*91f16700Schasinglulu update_monotonic_counter(); 371*91f16700Schasinglulu #endif 372*91f16700Schasinglulu 373*91f16700Schasinglulu stm32mp1_syscfg_enable_io_compensation_finish(); 374*91f16700Schasinglulu 375*91f16700Schasinglulu fconf_populate("TB_FW", STM32MP_DTB_BASE); 376*91f16700Schasinglulu 377*91f16700Schasinglulu stm32mp_io_setup(); 378*91f16700Schasinglulu } 379*91f16700Schasinglulu 380*91f16700Schasinglulu /******************************************************************************* 381*91f16700Schasinglulu * This function can be used by the platforms to update/use image 382*91f16700Schasinglulu * information for given `image_id`. 383*91f16700Schasinglulu ******************************************************************************/ 384*91f16700Schasinglulu int bl2_plat_handle_post_image_load(unsigned int image_id) 385*91f16700Schasinglulu { 386*91f16700Schasinglulu int err = 0; 387*91f16700Schasinglulu bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 388*91f16700Schasinglulu bl_mem_params_node_t *bl32_mem_params; 389*91f16700Schasinglulu bl_mem_params_node_t *pager_mem_params __unused; 390*91f16700Schasinglulu bl_mem_params_node_t *paged_mem_params __unused; 391*91f16700Schasinglulu const struct dyn_cfg_dtb_info_t *config_info; 392*91f16700Schasinglulu bl_mem_params_node_t *tos_fw_mem_params; 393*91f16700Schasinglulu unsigned int i; 394*91f16700Schasinglulu unsigned int idx; 395*91f16700Schasinglulu unsigned long long ddr_top __unused; 396*91f16700Schasinglulu const unsigned int image_ids[] = { 397*91f16700Schasinglulu BL32_IMAGE_ID, 398*91f16700Schasinglulu BL33_IMAGE_ID, 399*91f16700Schasinglulu HW_CONFIG_ID, 400*91f16700Schasinglulu TOS_FW_CONFIG_ID, 401*91f16700Schasinglulu }; 402*91f16700Schasinglulu 403*91f16700Schasinglulu assert(bl_mem_params != NULL); 404*91f16700Schasinglulu 405*91f16700Schasinglulu switch (image_id) { 406*91f16700Schasinglulu case FW_CONFIG_ID: 407*91f16700Schasinglulu /* Set global DTB info for fixed fw_config information */ 408*91f16700Schasinglulu set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 409*91f16700Schasinglulu FW_CONFIG_ID); 410*91f16700Schasinglulu fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 411*91f16700Schasinglulu 412*91f16700Schasinglulu idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID); 413*91f16700Schasinglulu 414*91f16700Schasinglulu /* Iterate through all the fw config IDs */ 415*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 416*91f16700Schasinglulu if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) { 417*91f16700Schasinglulu continue; 418*91f16700Schasinglulu } 419*91f16700Schasinglulu 420*91f16700Schasinglulu bl_mem_params = get_bl_mem_params_node(image_ids[i]); 421*91f16700Schasinglulu assert(bl_mem_params != NULL); 422*91f16700Schasinglulu 423*91f16700Schasinglulu config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 424*91f16700Schasinglulu if (config_info == NULL) { 425*91f16700Schasinglulu continue; 426*91f16700Schasinglulu } 427*91f16700Schasinglulu 428*91f16700Schasinglulu bl_mem_params->image_info.image_base = config_info->config_addr; 429*91f16700Schasinglulu bl_mem_params->image_info.image_max_size = config_info->config_max_size; 430*91f16700Schasinglulu 431*91f16700Schasinglulu bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 432*91f16700Schasinglulu 433*91f16700Schasinglulu switch (image_ids[i]) { 434*91f16700Schasinglulu case BL32_IMAGE_ID: 435*91f16700Schasinglulu bl_mem_params->ep_info.pc = config_info->config_addr; 436*91f16700Schasinglulu 437*91f16700Schasinglulu /* In case of OPTEE, initialize address space with tos_fw addr */ 438*91f16700Schasinglulu pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 439*91f16700Schasinglulu assert(pager_mem_params != NULL); 440*91f16700Schasinglulu pager_mem_params->image_info.image_base = config_info->config_addr; 441*91f16700Schasinglulu pager_mem_params->image_info.image_max_size = 442*91f16700Schasinglulu config_info->config_max_size; 443*91f16700Schasinglulu 444*91f16700Schasinglulu /* Init base and size for pager if exist */ 445*91f16700Schasinglulu paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 446*91f16700Schasinglulu if (paged_mem_params != NULL) { 447*91f16700Schasinglulu paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 448*91f16700Schasinglulu (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 449*91f16700Schasinglulu STM32MP_DDR_SHMEM_SIZE); 450*91f16700Schasinglulu paged_mem_params->image_info.image_max_size = 451*91f16700Schasinglulu STM32MP_DDR_S_SIZE; 452*91f16700Schasinglulu } 453*91f16700Schasinglulu break; 454*91f16700Schasinglulu 455*91f16700Schasinglulu case BL33_IMAGE_ID: 456*91f16700Schasinglulu bl_mem_params->ep_info.pc = config_info->config_addr; 457*91f16700Schasinglulu break; 458*91f16700Schasinglulu 459*91f16700Schasinglulu case HW_CONFIG_ID: 460*91f16700Schasinglulu case TOS_FW_CONFIG_ID: 461*91f16700Schasinglulu break; 462*91f16700Schasinglulu 463*91f16700Schasinglulu default: 464*91f16700Schasinglulu return -EINVAL; 465*91f16700Schasinglulu } 466*91f16700Schasinglulu } 467*91f16700Schasinglulu break; 468*91f16700Schasinglulu 469*91f16700Schasinglulu case BL32_IMAGE_ID: 470*91f16700Schasinglulu if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 471*91f16700Schasinglulu image_info_t *paged_image_info = NULL; 472*91f16700Schasinglulu 473*91f16700Schasinglulu /* BL32 is OP-TEE header */ 474*91f16700Schasinglulu bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 475*91f16700Schasinglulu pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 476*91f16700Schasinglulu assert(pager_mem_params != NULL); 477*91f16700Schasinglulu 478*91f16700Schasinglulu paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 479*91f16700Schasinglulu if (paged_mem_params != NULL) { 480*91f16700Schasinglulu paged_image_info = &paged_mem_params->image_info; 481*91f16700Schasinglulu } 482*91f16700Schasinglulu 483*91f16700Schasinglulu err = parse_optee_header(&bl_mem_params->ep_info, 484*91f16700Schasinglulu &pager_mem_params->image_info, 485*91f16700Schasinglulu paged_image_info); 486*91f16700Schasinglulu if (err != 0) { 487*91f16700Schasinglulu ERROR("OPTEE header parse error.\n"); 488*91f16700Schasinglulu panic(); 489*91f16700Schasinglulu } 490*91f16700Schasinglulu 491*91f16700Schasinglulu /* Set optee boot info from parsed header data */ 492*91f16700Schasinglulu if (paged_mem_params != NULL) { 493*91f16700Schasinglulu bl_mem_params->ep_info.args.arg0 = 494*91f16700Schasinglulu paged_mem_params->image_info.image_base; 495*91f16700Schasinglulu } else { 496*91f16700Schasinglulu bl_mem_params->ep_info.args.arg0 = 0U; 497*91f16700Schasinglulu } 498*91f16700Schasinglulu 499*91f16700Schasinglulu bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */ 500*91f16700Schasinglulu bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */ 501*91f16700Schasinglulu } else { 502*91f16700Schasinglulu bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 503*91f16700Schasinglulu tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 504*91f16700Schasinglulu assert(tos_fw_mem_params != NULL); 505*91f16700Schasinglulu bl_mem_params->image_info.image_max_size += 506*91f16700Schasinglulu tos_fw_mem_params->image_info.image_max_size; 507*91f16700Schasinglulu bl_mem_params->ep_info.args.arg0 = 0; 508*91f16700Schasinglulu } 509*91f16700Schasinglulu break; 510*91f16700Schasinglulu 511*91f16700Schasinglulu case BL33_IMAGE_ID: 512*91f16700Schasinglulu bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 513*91f16700Schasinglulu assert(bl32_mem_params != NULL); 514*91f16700Schasinglulu bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 515*91f16700Schasinglulu #if PSA_FWU_SUPPORT 516*91f16700Schasinglulu stm32mp1_fwu_set_boot_idx(); 517*91f16700Schasinglulu #endif /* PSA_FWU_SUPPORT */ 518*91f16700Schasinglulu break; 519*91f16700Schasinglulu 520*91f16700Schasinglulu default: 521*91f16700Schasinglulu /* Do nothing in default case */ 522*91f16700Schasinglulu break; 523*91f16700Schasinglulu } 524*91f16700Schasinglulu 525*91f16700Schasinglulu #if STM32MP_SDMMC || STM32MP_EMMC 526*91f16700Schasinglulu /* 527*91f16700Schasinglulu * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 528*91f16700Schasinglulu * We take the worst case which is 2 MMC blocks. 529*91f16700Schasinglulu */ 530*91f16700Schasinglulu if ((image_id != FW_CONFIG_ID) && 531*91f16700Schasinglulu ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 532*91f16700Schasinglulu inv_dcache_range(bl_mem_params->image_info.image_base + 533*91f16700Schasinglulu bl_mem_params->image_info.image_size, 534*91f16700Schasinglulu 2U * MMC_BLOCK_SIZE); 535*91f16700Schasinglulu } 536*91f16700Schasinglulu #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 537*91f16700Schasinglulu 538*91f16700Schasinglulu return err; 539*91f16700Schasinglulu } 540*91f16700Schasinglulu 541*91f16700Schasinglulu void bl2_el3_plat_prepare_exit(void) 542*91f16700Schasinglulu { 543*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 544*91f16700Schasinglulu uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 545*91f16700Schasinglulu 546*91f16700Schasinglulu if ((boot_itf == BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) || 547*91f16700Schasinglulu (boot_itf == BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB)) { 548*91f16700Schasinglulu /* Invalidate the downloaded buffer used with io_memmap */ 549*91f16700Schasinglulu inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 550*91f16700Schasinglulu } 551*91f16700Schasinglulu #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 552*91f16700Schasinglulu 553*91f16700Schasinglulu stm32mp1_security_setup(); 554*91f16700Schasinglulu } 555