xref: /arm-trusted-firmware/plat/st/common/include/stm32mp_common.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (C) 2018-2023, STMicroelectronics - All Rights Reserved
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef STM32MP_COMMON_H
8*91f16700Schasinglulu #define STM32MP_COMMON_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <stdbool.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <platform_def.h>
13*91f16700Schasinglulu 
14*91f16700Schasinglulu #define JEDEC_ST_BKID U(0x0)
15*91f16700Schasinglulu #define JEDEC_ST_MFID U(0x20)
16*91f16700Schasinglulu 
17*91f16700Schasinglulu /* FWU configuration (max supported value is 15) */
18*91f16700Schasinglulu #define FWU_MAX_TRIAL_REBOOT		U(3)
19*91f16700Schasinglulu 
20*91f16700Schasinglulu /* Functions to save and get boot context address given by ROM code */
21*91f16700Schasinglulu void stm32mp_save_boot_ctx_address(uintptr_t address);
22*91f16700Schasinglulu uintptr_t stm32mp_get_boot_ctx_address(void);
23*91f16700Schasinglulu uint16_t stm32mp_get_boot_itf_selected(void);
24*91f16700Schasinglulu 
25*91f16700Schasinglulu bool stm32mp_is_single_core(void);
26*91f16700Schasinglulu bool stm32mp_is_closed_device(void);
27*91f16700Schasinglulu bool stm32mp_is_auth_supported(void);
28*91f16700Schasinglulu 
29*91f16700Schasinglulu /* Return the base address of the DDR controller */
30*91f16700Schasinglulu uintptr_t stm32mp_ddrctrl_base(void);
31*91f16700Schasinglulu 
32*91f16700Schasinglulu /* Return the base address of the DDR PHY */
33*91f16700Schasinglulu uintptr_t stm32mp_ddrphyc_base(void);
34*91f16700Schasinglulu 
35*91f16700Schasinglulu /* Return the base address of the PWR peripheral */
36*91f16700Schasinglulu uintptr_t stm32mp_pwr_base(void);
37*91f16700Schasinglulu 
38*91f16700Schasinglulu /* Return the base address of the RCC peripheral */
39*91f16700Schasinglulu uintptr_t stm32mp_rcc_base(void);
40*91f16700Schasinglulu 
41*91f16700Schasinglulu void stm32mp_gic_pcpu_init(void);
42*91f16700Schasinglulu void stm32mp_gic_init(void);
43*91f16700Schasinglulu 
44*91f16700Schasinglulu /* Check MMU status to allow spinlock use */
45*91f16700Schasinglulu bool stm32mp_lock_available(void);
46*91f16700Schasinglulu 
47*91f16700Schasinglulu int stm32_get_otp_index(const char *otp_name, uint32_t *otp_idx,
48*91f16700Schasinglulu 			uint32_t *otp_len);
49*91f16700Schasinglulu int stm32_get_otp_value(const char *otp_name, uint32_t *otp_val);
50*91f16700Schasinglulu int stm32_get_otp_value_from_idx(const uint32_t otp_idx, uint32_t *otp_val);
51*91f16700Schasinglulu 
52*91f16700Schasinglulu /* Get IWDG platform instance ID from peripheral IO memory base address */
53*91f16700Schasinglulu uint32_t stm32_iwdg_get_instance(uintptr_t base);
54*91f16700Schasinglulu 
55*91f16700Schasinglulu /* Return bitflag mask for expected IWDG configuration from OTP content */
56*91f16700Schasinglulu uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
57*91f16700Schasinglulu 
58*91f16700Schasinglulu #if defined(IMAGE_BL2)
59*91f16700Schasinglulu /* Update OTP shadow registers with IWDG configuration from device tree */
60*91f16700Schasinglulu uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
61*91f16700Schasinglulu #endif
62*91f16700Schasinglulu 
63*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
64*91f16700Schasinglulu /* Get the UART address from its instance number */
65*91f16700Schasinglulu uintptr_t get_uart_address(uint32_t instance_nb);
66*91f16700Schasinglulu #endif
67*91f16700Schasinglulu 
68*91f16700Schasinglulu /* Setup the UART console */
69*91f16700Schasinglulu int stm32mp_uart_console_setup(void);
70*91f16700Schasinglulu 
71*91f16700Schasinglulu #if STM32MP_EARLY_CONSOLE
72*91f16700Schasinglulu void stm32mp_setup_early_console(void);
73*91f16700Schasinglulu #else
74*91f16700Schasinglulu static inline void stm32mp_setup_early_console(void)
75*91f16700Schasinglulu {
76*91f16700Schasinglulu }
77*91f16700Schasinglulu #endif
78*91f16700Schasinglulu 
79*91f16700Schasinglulu /*
80*91f16700Schasinglulu  * Platform util functions for the GPIO driver
81*91f16700Schasinglulu  * @bank: Target GPIO bank ID as per DT bindings
82*91f16700Schasinglulu  *
83*91f16700Schasinglulu  * Platform shall implement these functions to provide to stm32_gpio
84*91f16700Schasinglulu  * driver the resource reference for a target GPIO bank. That are
85*91f16700Schasinglulu  * memory mapped interface base address, interface offset (see below)
86*91f16700Schasinglulu  * and clock identifier.
87*91f16700Schasinglulu  *
88*91f16700Schasinglulu  * stm32_get_gpio_bank_offset() returns a bank offset that is used to
89*91f16700Schasinglulu  * check DT configuration matches platform implementation of the banks
90*91f16700Schasinglulu  * description.
91*91f16700Schasinglulu  */
92*91f16700Schasinglulu uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
93*91f16700Schasinglulu unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
94*91f16700Schasinglulu uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
95*91f16700Schasinglulu bool stm32_gpio_is_secure_at_reset(unsigned int bank);
96*91f16700Schasinglulu 
97*91f16700Schasinglulu /* Return node offset for target GPIO bank ID @bank or a FDT error code */
98*91f16700Schasinglulu int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank);
99*91f16700Schasinglulu 
100*91f16700Schasinglulu /* Get the chip revision */
101*91f16700Schasinglulu uint32_t stm32mp_get_chip_version(void);
102*91f16700Schasinglulu /* Get the chip device ID */
103*91f16700Schasinglulu uint32_t stm32mp_get_chip_dev_id(void);
104*91f16700Schasinglulu 
105*91f16700Schasinglulu /* Get SOC name */
106*91f16700Schasinglulu #define STM32_SOC_NAME_SIZE 20
107*91f16700Schasinglulu void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]);
108*91f16700Schasinglulu 
109*91f16700Schasinglulu /* Print CPU information */
110*91f16700Schasinglulu void stm32mp_print_cpuinfo(void);
111*91f16700Schasinglulu 
112*91f16700Schasinglulu /* Print board information */
113*91f16700Schasinglulu void stm32mp_print_boardinfo(void);
114*91f16700Schasinglulu 
115*91f16700Schasinglulu /* Initialise the IO layer and register platform IO devices */
116*91f16700Schasinglulu void stm32mp_io_setup(void);
117*91f16700Schasinglulu 
118*91f16700Schasinglulu /* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */
119*91f16700Schasinglulu int stm32mp_map_ddr_non_cacheable(void);
120*91f16700Schasinglulu int stm32mp_unmap_ddr(void);
121*91f16700Schasinglulu 
122*91f16700Schasinglulu /* Function to save boot info */
123*91f16700Schasinglulu void stm32_save_boot_info(boot_api_context_t *boot_context);
124*91f16700Schasinglulu /* Function to get boot peripheral info */
125*91f16700Schasinglulu void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance);
126*91f16700Schasinglulu /* Function to get BOOT_MODE backup register address */
127*91f16700Schasinglulu uintptr_t stm32_get_bkpr_boot_mode_addr(void);
128*91f16700Schasinglulu 
129*91f16700Schasinglulu /* Display board information from the value found in OTP fuse */
130*91f16700Schasinglulu void stm32_display_board_info(uint32_t board_id);
131*91f16700Schasinglulu 
132*91f16700Schasinglulu #if PSA_FWU_SUPPORT
133*91f16700Schasinglulu void stm32mp1_fwu_set_boot_idx(void);
134*91f16700Schasinglulu uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void);
135*91f16700Schasinglulu void stm32_set_max_fwu_trial_boot_cnt(void);
136*91f16700Schasinglulu #endif /* PSA_FWU_SUPPORT */
137*91f16700Schasinglulu 
138*91f16700Schasinglulu #endif /* STM32MP_COMMON_H */
139