1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <string.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <common/desc_image_load.h> 13*91f16700Schasinglulu #include <drivers/fwu/fwu.h> 14*91f16700Schasinglulu #include <drivers/fwu/fwu_metadata.h> 15*91f16700Schasinglulu #include <drivers/io/io_block.h> 16*91f16700Schasinglulu #include <drivers/io/io_driver.h> 17*91f16700Schasinglulu #include <drivers/io/io_encrypted.h> 18*91f16700Schasinglulu #include <drivers/io/io_fip.h> 19*91f16700Schasinglulu #include <drivers/io/io_memmap.h> 20*91f16700Schasinglulu #include <drivers/io/io_mtd.h> 21*91f16700Schasinglulu #include <drivers/io/io_storage.h> 22*91f16700Schasinglulu #include <drivers/mmc.h> 23*91f16700Schasinglulu #include <drivers/partition/efi.h> 24*91f16700Schasinglulu #include <drivers/partition/partition.h> 25*91f16700Schasinglulu #include <drivers/raw_nand.h> 26*91f16700Schasinglulu #include <drivers/spi_nand.h> 27*91f16700Schasinglulu #include <drivers/spi_nor.h> 28*91f16700Schasinglulu #include <drivers/st/stm32_fmc2_nand.h> 29*91f16700Schasinglulu #include <drivers/st/stm32_qspi.h> 30*91f16700Schasinglulu #include <drivers/st/stm32_sdmmc2.h> 31*91f16700Schasinglulu #include <drivers/usb_device.h> 32*91f16700Schasinglulu #include <lib/fconf/fconf.h> 33*91f16700Schasinglulu #include <lib/mmio.h> 34*91f16700Schasinglulu #include <lib/utils.h> 35*91f16700Schasinglulu #include <plat/common/platform.h> 36*91f16700Schasinglulu #include <tools_share/firmware_image_package.h> 37*91f16700Schasinglulu 38*91f16700Schasinglulu #include <platform_def.h> 39*91f16700Schasinglulu #include <stm32cubeprogrammer.h> 40*91f16700Schasinglulu #include <stm32mp_efi.h> 41*91f16700Schasinglulu #include <stm32mp_fconf_getter.h> 42*91f16700Schasinglulu #include <stm32mp_io_storage.h> 43*91f16700Schasinglulu #include <usb_dfu.h> 44*91f16700Schasinglulu 45*91f16700Schasinglulu /* IO devices */ 46*91f16700Schasinglulu uintptr_t fip_dev_handle; 47*91f16700Schasinglulu uintptr_t storage_dev_handle; 48*91f16700Schasinglulu 49*91f16700Schasinglulu static const io_dev_connector_t *fip_dev_con; 50*91f16700Schasinglulu 51*91f16700Schasinglulu #ifndef DECRYPTION_SUPPORT_none 52*91f16700Schasinglulu static const io_dev_connector_t *enc_dev_con; 53*91f16700Schasinglulu uintptr_t enc_dev_handle; 54*91f16700Schasinglulu #endif 55*91f16700Schasinglulu 56*91f16700Schasinglulu #if STM32MP_SDMMC || STM32MP_EMMC 57*91f16700Schasinglulu static struct mmc_device_info mmc_info; 58*91f16700Schasinglulu 59*91f16700Schasinglulu static uint8_t block_buffer[MMC_BLOCK_SIZE] __aligned(MMC_BLOCK_SIZE); 60*91f16700Schasinglulu 61*91f16700Schasinglulu static io_block_dev_spec_t mmc_block_dev_spec = { 62*91f16700Schasinglulu /* It's used as temp buffer in block driver */ 63*91f16700Schasinglulu .buffer = { 64*91f16700Schasinglulu .offset = (size_t)&block_buffer, 65*91f16700Schasinglulu .length = MMC_BLOCK_SIZE, 66*91f16700Schasinglulu }, 67*91f16700Schasinglulu .ops = { 68*91f16700Schasinglulu .read = mmc_read_blocks, 69*91f16700Schasinglulu .write = NULL, 70*91f16700Schasinglulu }, 71*91f16700Schasinglulu .block_size = MMC_BLOCK_SIZE, 72*91f16700Schasinglulu }; 73*91f16700Schasinglulu 74*91f16700Schasinglulu static const io_dev_connector_t *mmc_dev_con; 75*91f16700Schasinglulu #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 76*91f16700Schasinglulu 77*91f16700Schasinglulu #if STM32MP_SPI_NOR 78*91f16700Schasinglulu static io_mtd_dev_spec_t spi_nor_dev_spec = { 79*91f16700Schasinglulu .ops = { 80*91f16700Schasinglulu .init = spi_nor_init, 81*91f16700Schasinglulu .read = spi_nor_read, 82*91f16700Schasinglulu }, 83*91f16700Schasinglulu }; 84*91f16700Schasinglulu #endif 85*91f16700Schasinglulu 86*91f16700Schasinglulu #if STM32MP_RAW_NAND 87*91f16700Schasinglulu static io_mtd_dev_spec_t nand_dev_spec = { 88*91f16700Schasinglulu .ops = { 89*91f16700Schasinglulu .init = nand_raw_init, 90*91f16700Schasinglulu .read = nand_read, 91*91f16700Schasinglulu .seek = nand_seek_bb 92*91f16700Schasinglulu }, 93*91f16700Schasinglulu }; 94*91f16700Schasinglulu 95*91f16700Schasinglulu static const io_dev_connector_t *nand_dev_con; 96*91f16700Schasinglulu #endif 97*91f16700Schasinglulu 98*91f16700Schasinglulu #if STM32MP_SPI_NAND 99*91f16700Schasinglulu static io_mtd_dev_spec_t spi_nand_dev_spec = { 100*91f16700Schasinglulu .ops = { 101*91f16700Schasinglulu .init = spi_nand_init, 102*91f16700Schasinglulu .read = nand_read, 103*91f16700Schasinglulu .seek = nand_seek_bb 104*91f16700Schasinglulu }, 105*91f16700Schasinglulu }; 106*91f16700Schasinglulu #endif 107*91f16700Schasinglulu 108*91f16700Schasinglulu #if STM32MP_SPI_NAND || STM32MP_SPI_NOR 109*91f16700Schasinglulu static const io_dev_connector_t *spi_dev_con; 110*91f16700Schasinglulu #endif 111*91f16700Schasinglulu 112*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 113*91f16700Schasinglulu static const io_dev_connector_t *memmap_dev_con; 114*91f16700Schasinglulu #endif 115*91f16700Schasinglulu 116*91f16700Schasinglulu io_block_spec_t image_block_spec = { 117*91f16700Schasinglulu .offset = 0U, 118*91f16700Schasinglulu .length = 0U, 119*91f16700Schasinglulu }; 120*91f16700Schasinglulu 121*91f16700Schasinglulu int open_fip(const uintptr_t spec) 122*91f16700Schasinglulu { 123*91f16700Schasinglulu return io_dev_init(fip_dev_handle, (uintptr_t)FIP_IMAGE_ID); 124*91f16700Schasinglulu } 125*91f16700Schasinglulu 126*91f16700Schasinglulu #ifndef DECRYPTION_SUPPORT_none 127*91f16700Schasinglulu int open_enc_fip(const uintptr_t spec) 128*91f16700Schasinglulu { 129*91f16700Schasinglulu int result; 130*91f16700Schasinglulu uintptr_t local_image_handle; 131*91f16700Schasinglulu 132*91f16700Schasinglulu result = io_dev_init(enc_dev_handle, (uintptr_t)ENC_IMAGE_ID); 133*91f16700Schasinglulu if (result != 0) { 134*91f16700Schasinglulu return result; 135*91f16700Schasinglulu } 136*91f16700Schasinglulu 137*91f16700Schasinglulu result = io_open(enc_dev_handle, spec, &local_image_handle); 138*91f16700Schasinglulu if (result != 0) { 139*91f16700Schasinglulu return result; 140*91f16700Schasinglulu } 141*91f16700Schasinglulu 142*91f16700Schasinglulu VERBOSE("Using encrypted FIP\n"); 143*91f16700Schasinglulu io_close(local_image_handle); 144*91f16700Schasinglulu 145*91f16700Schasinglulu return 0; 146*91f16700Schasinglulu } 147*91f16700Schasinglulu #endif 148*91f16700Schasinglulu 149*91f16700Schasinglulu int open_storage(const uintptr_t spec) 150*91f16700Schasinglulu { 151*91f16700Schasinglulu return io_dev_init(storage_dev_handle, 0); 152*91f16700Schasinglulu } 153*91f16700Schasinglulu 154*91f16700Schasinglulu #if STM32MP_EMMC_BOOT 155*91f16700Schasinglulu static uint32_t get_boot_part_fip_header(void) 156*91f16700Schasinglulu { 157*91f16700Schasinglulu io_block_spec_t emmc_boot_fip_block_spec = { 158*91f16700Schasinglulu .offset = STM32MP_EMMC_BOOT_FIP_OFFSET, 159*91f16700Schasinglulu .length = MMC_BLOCK_SIZE, /* We are interested only in first 4 bytes */ 160*91f16700Schasinglulu }; 161*91f16700Schasinglulu uint32_t magic = 0U; 162*91f16700Schasinglulu int io_result; 163*91f16700Schasinglulu size_t bytes_read; 164*91f16700Schasinglulu uintptr_t fip_hdr_handle; 165*91f16700Schasinglulu 166*91f16700Schasinglulu io_result = io_open(storage_dev_handle, (uintptr_t)&emmc_boot_fip_block_spec, 167*91f16700Schasinglulu &fip_hdr_handle); 168*91f16700Schasinglulu assert(io_result == 0); 169*91f16700Schasinglulu 170*91f16700Schasinglulu io_result = io_read(fip_hdr_handle, (uintptr_t)&magic, sizeof(magic), 171*91f16700Schasinglulu &bytes_read); 172*91f16700Schasinglulu if ((io_result != 0) || (bytes_read != sizeof(magic))) { 173*91f16700Schasinglulu panic(); 174*91f16700Schasinglulu } 175*91f16700Schasinglulu 176*91f16700Schasinglulu io_close(fip_hdr_handle); 177*91f16700Schasinglulu 178*91f16700Schasinglulu VERBOSE("%s: eMMC boot magic at offset 256K: %08x\n", 179*91f16700Schasinglulu __func__, magic); 180*91f16700Schasinglulu 181*91f16700Schasinglulu return magic; 182*91f16700Schasinglulu } 183*91f16700Schasinglulu #endif 184*91f16700Schasinglulu 185*91f16700Schasinglulu static void print_boot_device(boot_api_context_t *boot_context) 186*91f16700Schasinglulu { 187*91f16700Schasinglulu switch (boot_context->boot_interface_selected) { 188*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 189*91f16700Schasinglulu INFO("Using SDMMC\n"); 190*91f16700Schasinglulu break; 191*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 192*91f16700Schasinglulu INFO("Using EMMC\n"); 193*91f16700Schasinglulu break; 194*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI: 195*91f16700Schasinglulu INFO("Using SPI NOR\n"); 196*91f16700Schasinglulu break; 197*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC: 198*91f16700Schasinglulu INFO("Using FMC NAND\n"); 199*91f16700Schasinglulu break; 200*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI: 201*91f16700Schasinglulu INFO("Using SPI NAND\n"); 202*91f16700Schasinglulu break; 203*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 204*91f16700Schasinglulu INFO("Using UART\n"); 205*91f16700Schasinglulu break; 206*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 207*91f16700Schasinglulu INFO("Using USB\n"); 208*91f16700Schasinglulu break; 209*91f16700Schasinglulu default: 210*91f16700Schasinglulu ERROR("Boot interface %u not found\n", 211*91f16700Schasinglulu boot_context->boot_interface_selected); 212*91f16700Schasinglulu panic(); 213*91f16700Schasinglulu break; 214*91f16700Schasinglulu } 215*91f16700Schasinglulu 216*91f16700Schasinglulu if (boot_context->boot_interface_instance != 0U) { 217*91f16700Schasinglulu INFO(" Instance %d\n", boot_context->boot_interface_instance); 218*91f16700Schasinglulu } 219*91f16700Schasinglulu } 220*91f16700Schasinglulu 221*91f16700Schasinglulu #if STM32MP_SDMMC || STM32MP_EMMC 222*91f16700Schasinglulu static void boot_mmc(enum mmc_device_type mmc_dev_type, 223*91f16700Schasinglulu uint16_t boot_interface_instance) 224*91f16700Schasinglulu { 225*91f16700Schasinglulu int io_result __maybe_unused; 226*91f16700Schasinglulu struct stm32_sdmmc2_params params; 227*91f16700Schasinglulu 228*91f16700Schasinglulu zeromem(¶ms, sizeof(struct stm32_sdmmc2_params)); 229*91f16700Schasinglulu 230*91f16700Schasinglulu mmc_info.mmc_dev_type = mmc_dev_type; 231*91f16700Schasinglulu 232*91f16700Schasinglulu switch (boot_interface_instance) { 233*91f16700Schasinglulu case 1: 234*91f16700Schasinglulu params.reg_base = STM32MP_SDMMC1_BASE; 235*91f16700Schasinglulu break; 236*91f16700Schasinglulu case 2: 237*91f16700Schasinglulu params.reg_base = STM32MP_SDMMC2_BASE; 238*91f16700Schasinglulu break; 239*91f16700Schasinglulu case 3: 240*91f16700Schasinglulu params.reg_base = STM32MP_SDMMC3_BASE; 241*91f16700Schasinglulu break; 242*91f16700Schasinglulu default: 243*91f16700Schasinglulu WARN("SDMMC instance not found, using default\n"); 244*91f16700Schasinglulu if (mmc_dev_type == MMC_IS_SD) { 245*91f16700Schasinglulu params.reg_base = STM32MP_SDMMC1_BASE; 246*91f16700Schasinglulu } else { 247*91f16700Schasinglulu params.reg_base = STM32MP_SDMMC2_BASE; 248*91f16700Schasinglulu } 249*91f16700Schasinglulu break; 250*91f16700Schasinglulu } 251*91f16700Schasinglulu 252*91f16700Schasinglulu if (mmc_dev_type != MMC_IS_EMMC) { 253*91f16700Schasinglulu params.flags = MMC_FLAG_SD_CMD6; 254*91f16700Schasinglulu } 255*91f16700Schasinglulu 256*91f16700Schasinglulu params.device_info = &mmc_info; 257*91f16700Schasinglulu if (stm32_sdmmc2_mmc_init(¶ms) != 0) { 258*91f16700Schasinglulu ERROR("SDMMC%u init failed\n", boot_interface_instance); 259*91f16700Schasinglulu panic(); 260*91f16700Schasinglulu } 261*91f16700Schasinglulu 262*91f16700Schasinglulu /* Open MMC as a block device to read FIP */ 263*91f16700Schasinglulu io_result = register_io_dev_block(&mmc_dev_con); 264*91f16700Schasinglulu if (io_result != 0) { 265*91f16700Schasinglulu panic(); 266*91f16700Schasinglulu } 267*91f16700Schasinglulu 268*91f16700Schasinglulu io_result = io_dev_open(mmc_dev_con, (uintptr_t)&mmc_block_dev_spec, 269*91f16700Schasinglulu &storage_dev_handle); 270*91f16700Schasinglulu assert(io_result == 0); 271*91f16700Schasinglulu 272*91f16700Schasinglulu #if STM32MP_EMMC_BOOT 273*91f16700Schasinglulu if (mmc_dev_type == MMC_IS_EMMC) { 274*91f16700Schasinglulu io_result = mmc_part_switch_current_boot(); 275*91f16700Schasinglulu assert(io_result == 0); 276*91f16700Schasinglulu 277*91f16700Schasinglulu if (get_boot_part_fip_header() != TOC_HEADER_NAME) { 278*91f16700Schasinglulu WARN("%s: Can't find FIP header on eMMC boot partition. Trying GPT\n", 279*91f16700Schasinglulu __func__); 280*91f16700Schasinglulu io_result = mmc_part_switch_user(); 281*91f16700Schasinglulu assert(io_result == 0); 282*91f16700Schasinglulu return; 283*91f16700Schasinglulu } 284*91f16700Schasinglulu 285*91f16700Schasinglulu VERBOSE("%s: FIP header found on eMMC boot partition\n", 286*91f16700Schasinglulu __func__); 287*91f16700Schasinglulu image_block_spec.offset = STM32MP_EMMC_BOOT_FIP_OFFSET; 288*91f16700Schasinglulu image_block_spec.length = mmc_boot_part_size() - STM32MP_EMMC_BOOT_FIP_OFFSET; 289*91f16700Schasinglulu } 290*91f16700Schasinglulu #endif 291*91f16700Schasinglulu } 292*91f16700Schasinglulu #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 293*91f16700Schasinglulu 294*91f16700Schasinglulu #if STM32MP_SPI_NOR 295*91f16700Schasinglulu static void boot_spi_nor(boot_api_context_t *boot_context) 296*91f16700Schasinglulu { 297*91f16700Schasinglulu int io_result __maybe_unused; 298*91f16700Schasinglulu 299*91f16700Schasinglulu io_result = stm32_qspi_init(); 300*91f16700Schasinglulu assert(io_result == 0); 301*91f16700Schasinglulu 302*91f16700Schasinglulu io_result = register_io_dev_mtd(&spi_dev_con); 303*91f16700Schasinglulu assert(io_result == 0); 304*91f16700Schasinglulu 305*91f16700Schasinglulu /* Open connections to device */ 306*91f16700Schasinglulu io_result = io_dev_open(spi_dev_con, 307*91f16700Schasinglulu (uintptr_t)&spi_nor_dev_spec, 308*91f16700Schasinglulu &storage_dev_handle); 309*91f16700Schasinglulu assert(io_result == 0); 310*91f16700Schasinglulu } 311*91f16700Schasinglulu #endif /* STM32MP_SPI_NOR */ 312*91f16700Schasinglulu 313*91f16700Schasinglulu #if STM32MP_RAW_NAND 314*91f16700Schasinglulu static void boot_fmc2_nand(boot_api_context_t *boot_context) 315*91f16700Schasinglulu { 316*91f16700Schasinglulu int io_result __maybe_unused; 317*91f16700Schasinglulu 318*91f16700Schasinglulu io_result = stm32_fmc2_init(); 319*91f16700Schasinglulu assert(io_result == 0); 320*91f16700Schasinglulu 321*91f16700Schasinglulu /* Register the IO device on this platform */ 322*91f16700Schasinglulu io_result = register_io_dev_mtd(&nand_dev_con); 323*91f16700Schasinglulu assert(io_result == 0); 324*91f16700Schasinglulu 325*91f16700Schasinglulu /* Open connections to device */ 326*91f16700Schasinglulu io_result = io_dev_open(nand_dev_con, (uintptr_t)&nand_dev_spec, 327*91f16700Schasinglulu &storage_dev_handle); 328*91f16700Schasinglulu assert(io_result == 0); 329*91f16700Schasinglulu } 330*91f16700Schasinglulu #endif /* STM32MP_RAW_NAND */ 331*91f16700Schasinglulu 332*91f16700Schasinglulu #if STM32MP_SPI_NAND 333*91f16700Schasinglulu static void boot_spi_nand(boot_api_context_t *boot_context) 334*91f16700Schasinglulu { 335*91f16700Schasinglulu int io_result __maybe_unused; 336*91f16700Schasinglulu 337*91f16700Schasinglulu io_result = stm32_qspi_init(); 338*91f16700Schasinglulu assert(io_result == 0); 339*91f16700Schasinglulu 340*91f16700Schasinglulu io_result = register_io_dev_mtd(&spi_dev_con); 341*91f16700Schasinglulu assert(io_result == 0); 342*91f16700Schasinglulu 343*91f16700Schasinglulu /* Open connections to device */ 344*91f16700Schasinglulu io_result = io_dev_open(spi_dev_con, 345*91f16700Schasinglulu (uintptr_t)&spi_nand_dev_spec, 346*91f16700Schasinglulu &storage_dev_handle); 347*91f16700Schasinglulu assert(io_result == 0); 348*91f16700Schasinglulu } 349*91f16700Schasinglulu #endif /* STM32MP_SPI_NAND */ 350*91f16700Schasinglulu 351*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 352*91f16700Schasinglulu static void mmap_io_setup(void) 353*91f16700Schasinglulu { 354*91f16700Schasinglulu int io_result __maybe_unused; 355*91f16700Schasinglulu 356*91f16700Schasinglulu io_result = register_io_dev_memmap(&memmap_dev_con); 357*91f16700Schasinglulu assert(io_result == 0); 358*91f16700Schasinglulu 359*91f16700Schasinglulu io_result = io_dev_open(memmap_dev_con, (uintptr_t)NULL, 360*91f16700Schasinglulu &storage_dev_handle); 361*91f16700Schasinglulu assert(io_result == 0); 362*91f16700Schasinglulu } 363*91f16700Schasinglulu 364*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER 365*91f16700Schasinglulu static void stm32cubeprogrammer_uart(void) 366*91f16700Schasinglulu { 367*91f16700Schasinglulu int ret __maybe_unused; 368*91f16700Schasinglulu boot_api_context_t *boot_context = 369*91f16700Schasinglulu (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 370*91f16700Schasinglulu uintptr_t uart_base; 371*91f16700Schasinglulu 372*91f16700Schasinglulu uart_base = get_uart_address(boot_context->boot_interface_instance); 373*91f16700Schasinglulu ret = stm32cubeprog_uart_load(uart_base, DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 374*91f16700Schasinglulu assert(ret == 0); 375*91f16700Schasinglulu } 376*91f16700Schasinglulu #endif 377*91f16700Schasinglulu 378*91f16700Schasinglulu #if STM32MP_USB_PROGRAMMER 379*91f16700Schasinglulu static void stm32cubeprogrammer_usb(void) 380*91f16700Schasinglulu { 381*91f16700Schasinglulu int ret __maybe_unused; 382*91f16700Schasinglulu struct usb_handle *pdev; 383*91f16700Schasinglulu 384*91f16700Schasinglulu /* Init USB on platform */ 385*91f16700Schasinglulu pdev = usb_dfu_plat_init(); 386*91f16700Schasinglulu 387*91f16700Schasinglulu ret = stm32cubeprog_usb_load(pdev, DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 388*91f16700Schasinglulu assert(ret == 0); 389*91f16700Schasinglulu } 390*91f16700Schasinglulu #endif 391*91f16700Schasinglulu #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 392*91f16700Schasinglulu 393*91f16700Schasinglulu void stm32mp_io_setup(void) 394*91f16700Schasinglulu { 395*91f16700Schasinglulu int io_result __maybe_unused; 396*91f16700Schasinglulu boot_api_context_t *boot_context = 397*91f16700Schasinglulu (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 398*91f16700Schasinglulu 399*91f16700Schasinglulu print_boot_device(boot_context); 400*91f16700Schasinglulu 401*91f16700Schasinglulu if ((boot_context->boot_partition_used_toboot == 1U) || 402*91f16700Schasinglulu (boot_context->boot_partition_used_toboot == 2U)) { 403*91f16700Schasinglulu INFO("Boot used partition fsbl%u\n", 404*91f16700Schasinglulu boot_context->boot_partition_used_toboot); 405*91f16700Schasinglulu } 406*91f16700Schasinglulu 407*91f16700Schasinglulu io_result = register_io_dev_fip(&fip_dev_con); 408*91f16700Schasinglulu assert(io_result == 0); 409*91f16700Schasinglulu 410*91f16700Schasinglulu io_result = io_dev_open(fip_dev_con, (uintptr_t)NULL, 411*91f16700Schasinglulu &fip_dev_handle); 412*91f16700Schasinglulu 413*91f16700Schasinglulu #ifndef DECRYPTION_SUPPORT_none 414*91f16700Schasinglulu io_result = register_io_dev_enc(&enc_dev_con); 415*91f16700Schasinglulu assert(io_result == 0); 416*91f16700Schasinglulu 417*91f16700Schasinglulu io_result = io_dev_open(enc_dev_con, (uintptr_t)NULL, 418*91f16700Schasinglulu &enc_dev_handle); 419*91f16700Schasinglulu assert(io_result == 0); 420*91f16700Schasinglulu #endif 421*91f16700Schasinglulu 422*91f16700Schasinglulu switch (boot_context->boot_interface_selected) { 423*91f16700Schasinglulu #if STM32MP_SDMMC 424*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 425*91f16700Schasinglulu dmbsy(); 426*91f16700Schasinglulu boot_mmc(MMC_IS_SD, boot_context->boot_interface_instance); 427*91f16700Schasinglulu break; 428*91f16700Schasinglulu #endif 429*91f16700Schasinglulu #if STM32MP_EMMC 430*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 431*91f16700Schasinglulu dmbsy(); 432*91f16700Schasinglulu boot_mmc(MMC_IS_EMMC, boot_context->boot_interface_instance); 433*91f16700Schasinglulu break; 434*91f16700Schasinglulu #endif 435*91f16700Schasinglulu #if STM32MP_SPI_NOR 436*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI: 437*91f16700Schasinglulu dmbsy(); 438*91f16700Schasinglulu boot_spi_nor(boot_context); 439*91f16700Schasinglulu break; 440*91f16700Schasinglulu #endif 441*91f16700Schasinglulu #if STM32MP_RAW_NAND 442*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC: 443*91f16700Schasinglulu dmbsy(); 444*91f16700Schasinglulu boot_fmc2_nand(boot_context); 445*91f16700Schasinglulu break; 446*91f16700Schasinglulu #endif 447*91f16700Schasinglulu #if STM32MP_SPI_NAND 448*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI: 449*91f16700Schasinglulu dmbsy(); 450*91f16700Schasinglulu boot_spi_nand(boot_context); 451*91f16700Schasinglulu break; 452*91f16700Schasinglulu #endif 453*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 454*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER 455*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 456*91f16700Schasinglulu #endif 457*91f16700Schasinglulu #if STM32MP_USB_PROGRAMMER 458*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 459*91f16700Schasinglulu #endif 460*91f16700Schasinglulu dmbsy(); 461*91f16700Schasinglulu mmap_io_setup(); 462*91f16700Schasinglulu break; 463*91f16700Schasinglulu #endif 464*91f16700Schasinglulu 465*91f16700Schasinglulu default: 466*91f16700Schasinglulu ERROR("Boot interface %d not supported\n", 467*91f16700Schasinglulu boot_context->boot_interface_selected); 468*91f16700Schasinglulu panic(); 469*91f16700Schasinglulu break; 470*91f16700Schasinglulu } 471*91f16700Schasinglulu } 472*91f16700Schasinglulu 473*91f16700Schasinglulu int bl2_plat_handle_pre_image_load(unsigned int image_id) 474*91f16700Schasinglulu { 475*91f16700Schasinglulu static bool gpt_init_done __maybe_unused; 476*91f16700Schasinglulu uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 477*91f16700Schasinglulu 478*91f16700Schasinglulu switch (boot_itf) { 479*91f16700Schasinglulu #if STM32MP_SDMMC || STM32MP_EMMC 480*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 481*91f16700Schasinglulu #if STM32MP_EMMC_BOOT 482*91f16700Schasinglulu if (image_block_spec.offset == STM32MP_EMMC_BOOT_FIP_OFFSET) { 483*91f16700Schasinglulu break; 484*91f16700Schasinglulu } 485*91f16700Schasinglulu #endif 486*91f16700Schasinglulu /* fallthrough */ 487*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 488*91f16700Schasinglulu if (!gpt_init_done) { 489*91f16700Schasinglulu /* 490*91f16700Schasinglulu * With FWU Multi Bank feature enabled, the selection of 491*91f16700Schasinglulu * the image to boot will be done by fwu_init calling the 492*91f16700Schasinglulu * platform hook, plat_fwu_set_images_source. 493*91f16700Schasinglulu */ 494*91f16700Schasinglulu #if !PSA_FWU_SUPPORT 495*91f16700Schasinglulu const partition_entry_t *entry; 496*91f16700Schasinglulu const struct efi_guid img_type_guid = STM32MP_FIP_GUID; 497*91f16700Schasinglulu uuid_t img_type_uuid; 498*91f16700Schasinglulu 499*91f16700Schasinglulu guidcpy(&img_type_uuid, &img_type_guid); 500*91f16700Schasinglulu partition_init(GPT_IMAGE_ID); 501*91f16700Schasinglulu entry = get_partition_entry_by_type(&img_type_uuid); 502*91f16700Schasinglulu if (entry == NULL) { 503*91f16700Schasinglulu entry = get_partition_entry(FIP_IMAGE_NAME); 504*91f16700Schasinglulu if (entry == NULL) { 505*91f16700Schasinglulu ERROR("Could NOT find the %s partition!\n", 506*91f16700Schasinglulu FIP_IMAGE_NAME); 507*91f16700Schasinglulu 508*91f16700Schasinglulu return -ENOENT; 509*91f16700Schasinglulu } 510*91f16700Schasinglulu } 511*91f16700Schasinglulu 512*91f16700Schasinglulu image_block_spec.offset = entry->start; 513*91f16700Schasinglulu image_block_spec.length = entry->length; 514*91f16700Schasinglulu #endif 515*91f16700Schasinglulu gpt_init_done = true; 516*91f16700Schasinglulu } else { 517*91f16700Schasinglulu bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 518*91f16700Schasinglulu 519*91f16700Schasinglulu assert(bl_mem_params != NULL); 520*91f16700Schasinglulu 521*91f16700Schasinglulu mmc_block_dev_spec.buffer.offset = bl_mem_params->image_info.image_base; 522*91f16700Schasinglulu mmc_block_dev_spec.buffer.length = bl_mem_params->image_info.image_max_size; 523*91f16700Schasinglulu } 524*91f16700Schasinglulu 525*91f16700Schasinglulu break; 526*91f16700Schasinglulu #endif 527*91f16700Schasinglulu 528*91f16700Schasinglulu #if STM32MP_RAW_NAND || STM32MP_SPI_NAND 529*91f16700Schasinglulu #if STM32MP_RAW_NAND 530*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC: 531*91f16700Schasinglulu #endif 532*91f16700Schasinglulu #if STM32MP_SPI_NAND 533*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI: 534*91f16700Schasinglulu #endif 535*91f16700Schasinglulu image_block_spec.offset = STM32MP_NAND_FIP_OFFSET; 536*91f16700Schasinglulu break; 537*91f16700Schasinglulu #endif 538*91f16700Schasinglulu 539*91f16700Schasinglulu #if STM32MP_SPI_NOR 540*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI: 541*91f16700Schasinglulu /* 542*91f16700Schasinglulu * With FWU Multi Bank feature enabled, the selection of 543*91f16700Schasinglulu * the image to boot will be done by fwu_init calling the 544*91f16700Schasinglulu * platform hook, plat_fwu_set_images_source. 545*91f16700Schasinglulu */ 546*91f16700Schasinglulu #if !PSA_FWU_SUPPORT 547*91f16700Schasinglulu image_block_spec.offset = STM32MP_NOR_FIP_OFFSET; 548*91f16700Schasinglulu #endif 549*91f16700Schasinglulu break; 550*91f16700Schasinglulu #endif 551*91f16700Schasinglulu 552*91f16700Schasinglulu #if STM32MP_UART_PROGRAMMER 553*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 554*91f16700Schasinglulu if (image_id == FW_CONFIG_ID) { 555*91f16700Schasinglulu stm32cubeprogrammer_uart(); 556*91f16700Schasinglulu /* FIP loaded at DWL address */ 557*91f16700Schasinglulu image_block_spec.offset = DWL_BUFFER_BASE; 558*91f16700Schasinglulu image_block_spec.length = DWL_BUFFER_SIZE; 559*91f16700Schasinglulu } 560*91f16700Schasinglulu break; 561*91f16700Schasinglulu #endif 562*91f16700Schasinglulu #if STM32MP_USB_PROGRAMMER 563*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 564*91f16700Schasinglulu if (image_id == FW_CONFIG_ID) { 565*91f16700Schasinglulu stm32cubeprogrammer_usb(); 566*91f16700Schasinglulu /* FIP loaded at DWL address */ 567*91f16700Schasinglulu image_block_spec.offset = DWL_BUFFER_BASE; 568*91f16700Schasinglulu image_block_spec.length = DWL_BUFFER_SIZE; 569*91f16700Schasinglulu } 570*91f16700Schasinglulu break; 571*91f16700Schasinglulu #endif 572*91f16700Schasinglulu 573*91f16700Schasinglulu default: 574*91f16700Schasinglulu ERROR("FIP Not found\n"); 575*91f16700Schasinglulu panic(); 576*91f16700Schasinglulu } 577*91f16700Schasinglulu 578*91f16700Schasinglulu return 0; 579*91f16700Schasinglulu } 580*91f16700Schasinglulu 581*91f16700Schasinglulu /* 582*91f16700Schasinglulu * Return an IO device handle and specification which can be used to access 583*91f16700Schasinglulu * an image. Use this to enforce platform load policy. 584*91f16700Schasinglulu */ 585*91f16700Schasinglulu int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle, 586*91f16700Schasinglulu uintptr_t *image_spec) 587*91f16700Schasinglulu { 588*91f16700Schasinglulu int rc; 589*91f16700Schasinglulu const struct plat_io_policy *policy; 590*91f16700Schasinglulu 591*91f16700Schasinglulu policy = FCONF_GET_PROPERTY(stm32mp, io_policies, image_id); 592*91f16700Schasinglulu rc = policy->check(policy->image_spec); 593*91f16700Schasinglulu if (rc == 0) { 594*91f16700Schasinglulu *image_spec = policy->image_spec; 595*91f16700Schasinglulu *dev_handle = *(policy->dev_handle); 596*91f16700Schasinglulu } 597*91f16700Schasinglulu 598*91f16700Schasinglulu return rc; 599*91f16700Schasinglulu } 600*91f16700Schasinglulu 601*91f16700Schasinglulu #if (STM32MP_SDMMC || STM32MP_EMMC || STM32MP_SPI_NOR) && PSA_FWU_SUPPORT 602*91f16700Schasinglulu /* 603*91f16700Schasinglulu * In each boot in non-trial mode, we set the BKP register to 604*91f16700Schasinglulu * FWU_MAX_TRIAL_REBOOT, and return the active_index from metadata. 605*91f16700Schasinglulu * 606*91f16700Schasinglulu * As long as the update agent didn't update the "accepted" field in metadata 607*91f16700Schasinglulu * (i.e. we are in trial mode), we select the new active_index. 608*91f16700Schasinglulu * To avoid infinite boot loop at trial boot we decrement a BKP register. 609*91f16700Schasinglulu * If this counter is 0: 610*91f16700Schasinglulu * - an unexpected TAMPER event raised (that resets the BKP registers to 0) 611*91f16700Schasinglulu * - a power-off occurs before the update agent was able to update the 612*91f16700Schasinglulu * "accepted' field 613*91f16700Schasinglulu * - we already boot FWU_MAX_TRIAL_REBOOT times in trial mode. 614*91f16700Schasinglulu * we select the previous_active_index. 615*91f16700Schasinglulu */ 616*91f16700Schasinglulu #define INVALID_BOOT_IDX 0xFFFFFFFFU 617*91f16700Schasinglulu 618*91f16700Schasinglulu uint32_t plat_fwu_get_boot_idx(void) 619*91f16700Schasinglulu { 620*91f16700Schasinglulu /* 621*91f16700Schasinglulu * Select boot index and update boot counter only once per boot 622*91f16700Schasinglulu * even if this function is called several times. 623*91f16700Schasinglulu */ 624*91f16700Schasinglulu static uint32_t boot_idx = INVALID_BOOT_IDX; 625*91f16700Schasinglulu const struct fwu_metadata *data; 626*91f16700Schasinglulu 627*91f16700Schasinglulu data = fwu_get_metadata(); 628*91f16700Schasinglulu 629*91f16700Schasinglulu if (boot_idx == INVALID_BOOT_IDX) { 630*91f16700Schasinglulu boot_idx = data->active_index; 631*91f16700Schasinglulu if (fwu_is_trial_run_state()) { 632*91f16700Schasinglulu if (stm32_get_and_dec_fwu_trial_boot_cnt() == 0U) { 633*91f16700Schasinglulu WARN("Trial FWU fails %u times\n", 634*91f16700Schasinglulu FWU_MAX_TRIAL_REBOOT); 635*91f16700Schasinglulu boot_idx = data->previous_active_index; 636*91f16700Schasinglulu } 637*91f16700Schasinglulu } else { 638*91f16700Schasinglulu stm32_set_max_fwu_trial_boot_cnt(); 639*91f16700Schasinglulu } 640*91f16700Schasinglulu } 641*91f16700Schasinglulu 642*91f16700Schasinglulu return boot_idx; 643*91f16700Schasinglulu } 644*91f16700Schasinglulu 645*91f16700Schasinglulu static void *stm32_get_image_spec(const uuid_t *img_type_uuid) 646*91f16700Schasinglulu { 647*91f16700Schasinglulu unsigned int i; 648*91f16700Schasinglulu 649*91f16700Schasinglulu for (i = 0U; i < MAX_NUMBER_IDS; i++) { 650*91f16700Schasinglulu if ((guidcmp(&policies[i].img_type_guid, img_type_uuid)) == 0) { 651*91f16700Schasinglulu return (void *)policies[i].image_spec; 652*91f16700Schasinglulu } 653*91f16700Schasinglulu } 654*91f16700Schasinglulu 655*91f16700Schasinglulu return NULL; 656*91f16700Schasinglulu } 657*91f16700Schasinglulu 658*91f16700Schasinglulu void plat_fwu_set_images_source(const struct fwu_metadata *metadata) 659*91f16700Schasinglulu { 660*91f16700Schasinglulu unsigned int i; 661*91f16700Schasinglulu uint32_t boot_idx; 662*91f16700Schasinglulu const partition_entry_t *entry __maybe_unused; 663*91f16700Schasinglulu const uuid_t *img_type_uuid; 664*91f16700Schasinglulu const uuid_t *img_uuid __maybe_unused; 665*91f16700Schasinglulu io_block_spec_t *image_spec; 666*91f16700Schasinglulu const uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 667*91f16700Schasinglulu 668*91f16700Schasinglulu boot_idx = plat_fwu_get_boot_idx(); 669*91f16700Schasinglulu assert(boot_idx < NR_OF_FW_BANKS); 670*91f16700Schasinglulu 671*91f16700Schasinglulu for (i = 0U; i < NR_OF_IMAGES_IN_FW_BANK; i++) { 672*91f16700Schasinglulu img_type_uuid = &metadata->img_entry[i].img_type_uuid; 673*91f16700Schasinglulu 674*91f16700Schasinglulu img_uuid = &metadata->img_entry[i].img_props[boot_idx].img_uuid; 675*91f16700Schasinglulu 676*91f16700Schasinglulu image_spec = stm32_get_image_spec(img_type_uuid); 677*91f16700Schasinglulu if (image_spec == NULL) { 678*91f16700Schasinglulu ERROR("Unable to get image spec for the image in the metadata\n"); 679*91f16700Schasinglulu panic(); 680*91f16700Schasinglulu } 681*91f16700Schasinglulu 682*91f16700Schasinglulu switch (boot_itf) { 683*91f16700Schasinglulu #if (STM32MP_SDMMC || STM32MP_EMMC) 684*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 685*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 686*91f16700Schasinglulu entry = get_partition_entry_by_uuid(img_uuid); 687*91f16700Schasinglulu if (entry == NULL) { 688*91f16700Schasinglulu ERROR("No partition with the uuid mentioned in metadata\n"); 689*91f16700Schasinglulu panic(); 690*91f16700Schasinglulu } 691*91f16700Schasinglulu 692*91f16700Schasinglulu image_spec->offset = entry->start; 693*91f16700Schasinglulu image_spec->length = entry->length; 694*91f16700Schasinglulu break; 695*91f16700Schasinglulu #endif 696*91f16700Schasinglulu #if STM32MP_SPI_NOR 697*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI: 698*91f16700Schasinglulu if (guidcmp(img_uuid, &STM32MP_NOR_FIP_A_GUID) == 0) { 699*91f16700Schasinglulu image_spec->offset = STM32MP_NOR_FIP_A_OFFSET; 700*91f16700Schasinglulu } else if (guidcmp(img_uuid, &STM32MP_NOR_FIP_B_GUID) == 0) { 701*91f16700Schasinglulu image_spec->offset = STM32MP_NOR_FIP_B_OFFSET; 702*91f16700Schasinglulu } else { 703*91f16700Schasinglulu ERROR("Invalid uuid mentioned in metadata\n"); 704*91f16700Schasinglulu panic(); 705*91f16700Schasinglulu } 706*91f16700Schasinglulu break; 707*91f16700Schasinglulu #endif 708*91f16700Schasinglulu default: 709*91f16700Schasinglulu panic(); 710*91f16700Schasinglulu break; 711*91f16700Schasinglulu } 712*91f16700Schasinglulu } 713*91f16700Schasinglulu } 714*91f16700Schasinglulu 715*91f16700Schasinglulu static int plat_set_image_source(unsigned int image_id, 716*91f16700Schasinglulu uintptr_t *handle, 717*91f16700Schasinglulu uintptr_t *image_spec) 718*91f16700Schasinglulu { 719*91f16700Schasinglulu struct plat_io_policy *policy; 720*91f16700Schasinglulu io_block_spec_t *spec __maybe_unused; 721*91f16700Schasinglulu const partition_entry_t *entry __maybe_unused; 722*91f16700Schasinglulu const uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 723*91f16700Schasinglulu 724*91f16700Schasinglulu policy = &policies[image_id]; 725*91f16700Schasinglulu spec = (io_block_spec_t *)policy->image_spec; 726*91f16700Schasinglulu 727*91f16700Schasinglulu switch (boot_itf) { 728*91f16700Schasinglulu #if (STM32MP_SDMMC || STM32MP_EMMC) 729*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD: 730*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC: 731*91f16700Schasinglulu partition_init(GPT_IMAGE_ID); 732*91f16700Schasinglulu 733*91f16700Schasinglulu if (image_id == FWU_METADATA_IMAGE_ID) { 734*91f16700Schasinglulu entry = get_partition_entry(METADATA_PART_1); 735*91f16700Schasinglulu } else { 736*91f16700Schasinglulu entry = get_partition_entry(METADATA_PART_2); 737*91f16700Schasinglulu } 738*91f16700Schasinglulu 739*91f16700Schasinglulu if (entry == NULL) { 740*91f16700Schasinglulu ERROR("Unable to find a metadata partition\n"); 741*91f16700Schasinglulu return -ENOENT; 742*91f16700Schasinglulu } 743*91f16700Schasinglulu 744*91f16700Schasinglulu spec->offset = entry->start; 745*91f16700Schasinglulu spec->length = entry->length; 746*91f16700Schasinglulu break; 747*91f16700Schasinglulu #endif 748*91f16700Schasinglulu 749*91f16700Schasinglulu #if STM32MP_SPI_NOR 750*91f16700Schasinglulu case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI: 751*91f16700Schasinglulu if (image_id == FWU_METADATA_IMAGE_ID) { 752*91f16700Schasinglulu spec->offset = STM32MP_NOR_METADATA1_OFFSET; 753*91f16700Schasinglulu } else { 754*91f16700Schasinglulu spec->offset = STM32MP_NOR_METADATA2_OFFSET; 755*91f16700Schasinglulu } 756*91f16700Schasinglulu 757*91f16700Schasinglulu spec->length = sizeof(struct fwu_metadata); 758*91f16700Schasinglulu break; 759*91f16700Schasinglulu #endif 760*91f16700Schasinglulu default: 761*91f16700Schasinglulu panic(); 762*91f16700Schasinglulu break; 763*91f16700Schasinglulu } 764*91f16700Schasinglulu 765*91f16700Schasinglulu *image_spec = policy->image_spec; 766*91f16700Schasinglulu *handle = *policy->dev_handle; 767*91f16700Schasinglulu 768*91f16700Schasinglulu return 0; 769*91f16700Schasinglulu } 770*91f16700Schasinglulu 771*91f16700Schasinglulu int plat_fwu_set_metadata_image_source(unsigned int image_id, 772*91f16700Schasinglulu uintptr_t *handle, 773*91f16700Schasinglulu uintptr_t *image_spec) 774*91f16700Schasinglulu { 775*91f16700Schasinglulu assert((image_id == FWU_METADATA_IMAGE_ID) || 776*91f16700Schasinglulu (image_id == BKUP_FWU_METADATA_IMAGE_ID)); 777*91f16700Schasinglulu 778*91f16700Schasinglulu return plat_set_image_source(image_id, handle, image_spec); 779*91f16700Schasinglulu } 780*91f16700Schasinglulu #endif /* (STM32MP_SDMMC || STM32MP_EMMC || STM32MP_SPI_NOR) && PSA_FWU_SUPPORT */ 781