1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 8*91f16700Schasinglulu #define PLATFORM_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h> 11*91f16700Schasinglulu #include <lib/utils_def.h> 12*91f16700Schasinglulu #include <plat/common/common_def.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x1000 15*91f16700Schasinglulu 16*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT 6 17*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (1 << (CACHE_WRITEBACK_SHIFT)) 18*91f16700Schasinglulu 19*91f16700Schasinglulu /* topology */ 20*91f16700Schasinglulu #define UNIPHIER_MAX_CPUS_PER_CLUSTER U(4) 21*91f16700Schasinglulu #define UNIPHIER_CLUSTER_COUNT U(2) 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define PLATFORM_CORE_COUNT \ 24*91f16700Schasinglulu ((UNIPHIER_MAX_CPUS_PER_CLUSTER) * (UNIPHIER_CLUSTER_COUNT)) 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL U(1) 27*91f16700Schasinglulu 28*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(2) 29*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(1) 30*91f16700Schasinglulu 31*91f16700Schasinglulu #define UNIPHIER_BL2_OFFSET UL(0x00000000) 32*91f16700Schasinglulu #define UNIPHIER_BL2_MAX_SIZE UL(0x00080000) 33*91f16700Schasinglulu 34*91f16700Schasinglulu /* 0x00080000-0x01000000: reserved for DSP */ 35*91f16700Schasinglulu 36*91f16700Schasinglulu #define UNIPHIER_BL31_OFFSET UL(0x01000000) 37*91f16700Schasinglulu #define UNIPHIER_BL31_MAX_SIZE UL(0x00080000) 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define UNIPHIER_BL32_OFFSET UL(0x01080000) 40*91f16700Schasinglulu #define UNIPHIER_BL32_MAX_SIZE UL(0x00100000) 41*91f16700Schasinglulu 42*91f16700Schasinglulu /* 43*91f16700Schasinglulu * The link addresses are determined by UNIPHIER_MEM_BASE + offset. 44*91f16700Schasinglulu * When ENABLE_PIE is set, all the TF images can be loaded anywhere, so 45*91f16700Schasinglulu * UNIPHIER_MEM_BASE is arbitrary. 46*91f16700Schasinglulu * 47*91f16700Schasinglulu * When ENABLE_PIE is unset, UNIPHIER_MEM_BASE should be chosen so that 48*91f16700Schasinglulu * BL2_BASE matches to the physical address where BL2 is loaded, that is, 49*91f16700Schasinglulu * UNIPHIER_MEM_BASE should be the base address of the DRAM region. 50*91f16700Schasinglulu */ 51*91f16700Schasinglulu #define UNIPHIER_MEM_BASE UL(0x00000000) 52*91f16700Schasinglulu 53*91f16700Schasinglulu #define BL2_BASE (UNIPHIER_MEM_BASE + UNIPHIER_BL2_OFFSET) 54*91f16700Schasinglulu #define BL2_LIMIT (BL2_BASE + UNIPHIER_BL2_MAX_SIZE) 55*91f16700Schasinglulu 56*91f16700Schasinglulu #define BL31_BASE (UNIPHIER_MEM_BASE + UNIPHIER_BL31_OFFSET) 57*91f16700Schasinglulu #define BL31_LIMIT (BL31_BASE + UNIPHIER_BL31_MAX_SIZE) 58*91f16700Schasinglulu 59*91f16700Schasinglulu #define BL32_BASE (UNIPHIER_MEM_BASE + UNIPHIER_BL32_OFFSET) 60*91f16700Schasinglulu #define BL32_LIMIT (BL32_BASE + UNIPHIER_BL32_MAX_SIZE) 61*91f16700Schasinglulu 62*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 63*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 64*91f16700Schasinglulu 65*91f16700Schasinglulu #define MAX_XLAT_TABLES 9 66*91f16700Schasinglulu #define MAX_MMAP_REGIONS 13 67*91f16700Schasinglulu 68*91f16700Schasinglulu #define MAX_IO_HANDLES 2 69*91f16700Schasinglulu #define MAX_IO_DEVICES 2 70*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES U(1) 71*91f16700Schasinglulu 72*91f16700Schasinglulu #define TSP_SEC_MEM_BASE (BL32_BASE) 73*91f16700Schasinglulu #define TSP_SEC_MEM_SIZE ((BL32_LIMIT) - (BL32_BASE)) 74*91f16700Schasinglulu #define TSP_IRQ_SEC_PHY_TIMER 29 75*91f16700Schasinglulu 76*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */ 77