xref: /arm-trusted-firmware/plat/socionext/synquacer/sq_bl31_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <platform_def.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <arch.h>
12*91f16700Schasinglulu #include <arch_helpers.h>
13*91f16700Schasinglulu #include <common/bl_common.h>
14*91f16700Schasinglulu #include <common/debug.h>
15*91f16700Schasinglulu #include <drivers/arm/pl011.h>
16*91f16700Schasinglulu #include <lib/mmio.h>
17*91f16700Schasinglulu #include <sq_common.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu static console_t console;
20*91f16700Schasinglulu static entry_point_info_t bl32_image_ep_info;
21*91f16700Schasinglulu static entry_point_info_t bl33_image_ep_info;
22*91f16700Schasinglulu 
23*91f16700Schasinglulu IMPORT_SYM(uintptr_t, __SPM_SHIM_EXCEPTIONS_START__, SPM_SHIM_EXCEPTIONS_START);
24*91f16700Schasinglulu IMPORT_SYM(uintptr_t, __SPM_SHIM_EXCEPTIONS_END__,   SPM_SHIM_EXCEPTIONS_END);
25*91f16700Schasinglulu IMPORT_SYM(uintptr_t, __SPM_SHIM_EXCEPTIONS_LMA__,   SPM_SHIM_EXCEPTIONS_LMA);
26*91f16700Schasinglulu 
27*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void)
28*91f16700Schasinglulu {
29*91f16700Schasinglulu 	unsigned int counter_base_frequency;
30*91f16700Schasinglulu 
31*91f16700Schasinglulu 	/* Read the frequency from Frequency modes table */
32*91f16700Schasinglulu 	counter_base_frequency = mmio_read_32(SQ_SYS_CNTCTL_BASE + CNTFID_OFF);
33*91f16700Schasinglulu 
34*91f16700Schasinglulu 	/* The first entry of the frequency modes table must not be 0 */
35*91f16700Schasinglulu 	if (counter_base_frequency == 0)
36*91f16700Schasinglulu 		panic();
37*91f16700Schasinglulu 
38*91f16700Schasinglulu 	return counter_base_frequency;
39*91f16700Schasinglulu }
40*91f16700Schasinglulu 
41*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
42*91f16700Schasinglulu {
43*91f16700Schasinglulu 	assert(sec_state_is_valid(type));
44*91f16700Schasinglulu 	return type == NON_SECURE ? &bl33_image_ep_info : &bl32_image_ep_info;
45*91f16700Schasinglulu }
46*91f16700Schasinglulu 
47*91f16700Schasinglulu #if !RESET_TO_BL31
48*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
49*91f16700Schasinglulu 				u_register_t arg2, u_register_t arg3)
50*91f16700Schasinglulu {
51*91f16700Schasinglulu 	void *from_bl2 = (void *) arg0;
52*91f16700Schasinglulu 	bl_params_node_t *bl_params = ((bl_params_t *) from_bl2)->head;
53*91f16700Schasinglulu 
54*91f16700Schasinglulu 	/* Initialize the console to provide early debug support */
55*91f16700Schasinglulu 	(void)console_pl011_register(PLAT_SQ_BOOT_UART_BASE,
56*91f16700Schasinglulu 			       PLAT_SQ_BOOT_UART_CLK_IN_HZ,
57*91f16700Schasinglulu 			       SQ_CONSOLE_BAUDRATE, &console);
58*91f16700Schasinglulu 
59*91f16700Schasinglulu 	console_set_scope(&console, CONSOLE_FLAG_BOOT | CONSOLE_FLAG_RUNTIME);
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	/* Initialize power controller before setting up topology */
62*91f16700Schasinglulu 	plat_sq_pwrc_setup();
63*91f16700Schasinglulu 
64*91f16700Schasinglulu 	while (bl_params) {
65*91f16700Schasinglulu 		if (bl_params->image_id == BL32_IMAGE_ID)
66*91f16700Schasinglulu 			bl32_image_ep_info = *bl_params->ep_info;
67*91f16700Schasinglulu 
68*91f16700Schasinglulu 		if (bl_params->image_id == BL33_IMAGE_ID)
69*91f16700Schasinglulu 			bl33_image_ep_info = *bl_params->ep_info;
70*91f16700Schasinglulu 
71*91f16700Schasinglulu 		bl_params = bl_params->next_params_info;
72*91f16700Schasinglulu 	}
73*91f16700Schasinglulu }
74*91f16700Schasinglulu 
75*91f16700Schasinglulu #else
76*91f16700Schasinglulu /*******************************************************************************
77*91f16700Schasinglulu  * Gets SPSR for BL32 entry
78*91f16700Schasinglulu  ******************************************************************************/
79*91f16700Schasinglulu uint32_t sq_get_spsr_for_bl32_entry(void)
80*91f16700Schasinglulu {
81*91f16700Schasinglulu 	/*
82*91f16700Schasinglulu 	 * The Secure Payload Dispatcher service is responsible for
83*91f16700Schasinglulu 	 * setting the SPSR prior to entry into the BL32 image.
84*91f16700Schasinglulu 	 */
85*91f16700Schasinglulu 	return 0;
86*91f16700Schasinglulu }
87*91f16700Schasinglulu 
88*91f16700Schasinglulu /*******************************************************************************
89*91f16700Schasinglulu  * Gets SPSR for BL33 entry
90*91f16700Schasinglulu  ******************************************************************************/
91*91f16700Schasinglulu uint32_t sq_get_spsr_for_bl33_entry(void)
92*91f16700Schasinglulu {
93*91f16700Schasinglulu 	unsigned long el_status;
94*91f16700Schasinglulu 	unsigned int mode;
95*91f16700Schasinglulu 	uint32_t spsr;
96*91f16700Schasinglulu 
97*91f16700Schasinglulu 	/* Figure out what mode we enter the non-secure world in */
98*91f16700Schasinglulu 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
99*91f16700Schasinglulu 	el_status &= ID_AA64PFR0_ELX_MASK;
100*91f16700Schasinglulu 
101*91f16700Schasinglulu 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
102*91f16700Schasinglulu 
103*91f16700Schasinglulu 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
104*91f16700Schasinglulu 	return spsr;
105*91f16700Schasinglulu }
106*91f16700Schasinglulu 
107*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
108*91f16700Schasinglulu 				u_register_t arg2, u_register_t arg3)
109*91f16700Schasinglulu {
110*91f16700Schasinglulu 	/* Initialize the console to provide early debug support */
111*91f16700Schasinglulu 	(void)console_pl011_register(PLAT_SQ_BOOT_UART_BASE,
112*91f16700Schasinglulu 			       PLAT_SQ_BOOT_UART_CLK_IN_HZ,
113*91f16700Schasinglulu 			       SQ_CONSOLE_BAUDRATE, &console);
114*91f16700Schasinglulu 
115*91f16700Schasinglulu 	console_set_scope(&console, CONSOLE_FLAG_BOOT | CONSOLE_FLAG_RUNTIME);
116*91f16700Schasinglulu 
117*91f16700Schasinglulu 	/* There are no parameters from BL2 if BL31 is a reset vector */
118*91f16700Schasinglulu 	assert(arg0 == 0U);
119*91f16700Schasinglulu 	assert(arg1 == 0U);
120*91f16700Schasinglulu 
121*91f16700Schasinglulu 	/* Initialize power controller before setting up topology */
122*91f16700Schasinglulu 	plat_sq_pwrc_setup();
123*91f16700Schasinglulu 
124*91f16700Schasinglulu #ifdef SPD_opteed
125*91f16700Schasinglulu 	struct draminfo di = {0};
126*91f16700Schasinglulu 
127*91f16700Schasinglulu 	sq_scp_get_draminfo(&di);
128*91f16700Schasinglulu 
129*91f16700Schasinglulu 	/*
130*91f16700Schasinglulu 	 * Check if OP-TEE has been loaded in Secure RAM allocated
131*91f16700Schasinglulu 	 * from DRAM1 region
132*91f16700Schasinglulu 	 */
133*91f16700Schasinglulu 	if ((di.base1 + di.size1) <= BL32_BASE) {
134*91f16700Schasinglulu 		NOTICE("OP-TEE has been loaded by SCP firmware\n");
135*91f16700Schasinglulu 		/* Populate entry point information for BL32 */
136*91f16700Schasinglulu 		SET_PARAM_HEAD(&bl32_image_ep_info,
137*91f16700Schasinglulu 					PARAM_EP,
138*91f16700Schasinglulu 					VERSION_1,
139*91f16700Schasinglulu 					0);
140*91f16700Schasinglulu 		SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
141*91f16700Schasinglulu 		bl32_image_ep_info.pc = BL32_BASE;
142*91f16700Schasinglulu 		bl32_image_ep_info.spsr = sq_get_spsr_for_bl32_entry();
143*91f16700Schasinglulu 	} else {
144*91f16700Schasinglulu 		NOTICE("OP-TEE has not been loaded by SCP firmware\n");
145*91f16700Schasinglulu 	}
146*91f16700Schasinglulu #endif /* SPD_opteed */
147*91f16700Schasinglulu 
148*91f16700Schasinglulu 	/* Populate entry point information for BL33 */
149*91f16700Schasinglulu 	SET_PARAM_HEAD(&bl33_image_ep_info,
150*91f16700Schasinglulu 				PARAM_EP,
151*91f16700Schasinglulu 				VERSION_1,
152*91f16700Schasinglulu 				0);
153*91f16700Schasinglulu 	/*
154*91f16700Schasinglulu 	 * Tell BL31 where the non-trusted software image
155*91f16700Schasinglulu 	 * is located and the entry state information
156*91f16700Schasinglulu 	 */
157*91f16700Schasinglulu 	bl33_image_ep_info.pc = PRELOADED_BL33_BASE;
158*91f16700Schasinglulu 	bl33_image_ep_info.spsr = sq_get_spsr_for_bl33_entry();
159*91f16700Schasinglulu 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
160*91f16700Schasinglulu }
161*91f16700Schasinglulu #endif
162*91f16700Schasinglulu 
163*91f16700Schasinglulu static void sq_configure_sys_timer(void)
164*91f16700Schasinglulu {
165*91f16700Schasinglulu 	unsigned int reg_val;
166*91f16700Schasinglulu 	unsigned int freq_val = plat_get_syscnt_freq2();
167*91f16700Schasinglulu 
168*91f16700Schasinglulu 	reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
169*91f16700Schasinglulu 	reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
170*91f16700Schasinglulu 	reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
171*91f16700Schasinglulu 	mmio_write_32(SQ_SYS_TIMCTL_BASE +
172*91f16700Schasinglulu 		      CNTACR_BASE(PLAT_SQ_NSTIMER_FRAME_ID), reg_val);
173*91f16700Schasinglulu 
174*91f16700Schasinglulu 	reg_val = (1 << CNTNSAR_NS_SHIFT(PLAT_SQ_NSTIMER_FRAME_ID));
175*91f16700Schasinglulu 	mmio_write_32(SQ_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
176*91f16700Schasinglulu 
177*91f16700Schasinglulu 	/* Initialize CNTFRQ register in CNTCTLBase frame */
178*91f16700Schasinglulu 	mmio_write_32(SQ_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
179*91f16700Schasinglulu 
180*91f16700Schasinglulu 	/*
181*91f16700Schasinglulu 	 * Initialize CNTFRQ register in Non-secure CNTBase frame.
182*91f16700Schasinglulu 	 * This is required for SynQuacer, because it does not
183*91f16700Schasinglulu 	 * follow ARM ARM in that the value updated in CNTFRQ is not
184*91f16700Schasinglulu 	 * reflected in CNTBASEN_CNTFRQ. Hence update the value manually.
185*91f16700Schasinglulu 	 */
186*91f16700Schasinglulu 	mmio_write_32(SQ_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val);
187*91f16700Schasinglulu }
188*91f16700Schasinglulu 
189*91f16700Schasinglulu void bl31_platform_setup(void)
190*91f16700Schasinglulu {
191*91f16700Schasinglulu 	/* Initialize the CCN interconnect */
192*91f16700Schasinglulu 	plat_sq_interconnect_init();
193*91f16700Schasinglulu 	plat_sq_interconnect_enter_coherency();
194*91f16700Schasinglulu 
195*91f16700Schasinglulu 	/* Initialize the GIC driver, cpu and distributor interfaces */
196*91f16700Schasinglulu 	sq_gic_driver_init();
197*91f16700Schasinglulu 	sq_gic_init();
198*91f16700Schasinglulu 
199*91f16700Schasinglulu 	/* Enable and initialize the System level generic timer */
200*91f16700Schasinglulu 	mmio_write_32(SQ_SYS_CNTCTL_BASE + CNTCR_OFF,
201*91f16700Schasinglulu 			CNTCR_FCREQ(0U) | CNTCR_EN);
202*91f16700Schasinglulu 
203*91f16700Schasinglulu 	/* Allow access to the System counter timer module */
204*91f16700Schasinglulu 	sq_configure_sys_timer();
205*91f16700Schasinglulu }
206*91f16700Schasinglulu 
207*91f16700Schasinglulu void bl31_plat_runtime_setup(void)
208*91f16700Schasinglulu {
209*91f16700Schasinglulu 	struct draminfo *di = (struct draminfo *)(unsigned long)DRAMINFO_BASE;
210*91f16700Schasinglulu 
211*91f16700Schasinglulu 	sq_scp_get_draminfo(di);
212*91f16700Schasinglulu }
213*91f16700Schasinglulu 
214*91f16700Schasinglulu void bl31_plat_arch_setup(void)
215*91f16700Schasinglulu {
216*91f16700Schasinglulu 	static const mmap_region_t secure_partition_mmap[] = {
217*91f16700Schasinglulu #if SPM_MM
218*91f16700Schasinglulu 		MAP_REGION_FLAT(PLAT_SPM_BUF_BASE,
219*91f16700Schasinglulu 				PLAT_SPM_BUF_SIZE,
220*91f16700Schasinglulu 				MT_RW_DATA | MT_SECURE),
221*91f16700Schasinglulu 		MAP_REGION_FLAT(PLAT_SQ_SP_PRIV_BASE,
222*91f16700Schasinglulu 				PLAT_SQ_SP_PRIV_SIZE,
223*91f16700Schasinglulu 				MT_RW_DATA | MT_SECURE),
224*91f16700Schasinglulu #endif
225*91f16700Schasinglulu #if !RESET_TO_BL31
226*91f16700Schasinglulu 		MAP_REGION_FLAT(BL2_MAILBOX_BASE,
227*91f16700Schasinglulu 				BL2_MAILBOX_SIZE,
228*91f16700Schasinglulu 				MT_RW | MT_SECURE),
229*91f16700Schasinglulu #endif
230*91f16700Schasinglulu 		{0},
231*91f16700Schasinglulu 	};
232*91f16700Schasinglulu 
233*91f16700Schasinglulu 	sq_mmap_setup(BL31_BASE, BL31_SIZE, secure_partition_mmap);
234*91f16700Schasinglulu 	enable_mmu_el3(XLAT_TABLE_NC);
235*91f16700Schasinglulu 
236*91f16700Schasinglulu #if SPM_MM
237*91f16700Schasinglulu 	memcpy((void *)SPM_SHIM_EXCEPTIONS_START,
238*91f16700Schasinglulu 	       (void *)SPM_SHIM_EXCEPTIONS_LMA,
239*91f16700Schasinglulu 	       (uintptr_t)SPM_SHIM_EXCEPTIONS_END -
240*91f16700Schasinglulu 	       (uintptr_t)SPM_SHIM_EXCEPTIONS_START);
241*91f16700Schasinglulu #endif
242*91f16700Schasinglulu }
243*91f16700Schasinglulu 
244*91f16700Schasinglulu void bl31_plat_enable_mmu(uint32_t flags)
245*91f16700Schasinglulu {
246*91f16700Schasinglulu 	enable_mmu_el3(flags | XLAT_TABLE_NC);
247*91f16700Schasinglulu }
248