xref: /arm-trusted-firmware/plat/socionext/synquacer/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu #include <plat/common/common_def.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu /* CPU topology */
14*91f16700Schasinglulu #define PLAT_MAX_CORES_PER_CLUSTER	U(2)
15*91f16700Schasinglulu #define PLAT_CLUSTER_COUNT		U(12)
16*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		(PLAT_CLUSTER_COUNT *	\
17*91f16700Schasinglulu 					 PLAT_MAX_CORES_PER_CLUSTER)
18*91f16700Schasinglulu 
19*91f16700Schasinglulu /* Macros to read the SQ power domain state */
20*91f16700Schasinglulu #define SQ_PWR_LVL0		MPIDR_AFFLVL0
21*91f16700Schasinglulu #define SQ_PWR_LVL1		MPIDR_AFFLVL1
22*91f16700Schasinglulu #define SQ_PWR_LVL2		MPIDR_AFFLVL2
23*91f16700Schasinglulu 
24*91f16700Schasinglulu #define SQ_CORE_PWR_STATE(state)	(state)->pwr_domain_state[SQ_PWR_LVL0]
25*91f16700Schasinglulu #define SQ_CLUSTER_PWR_STATE(state)	(state)->pwr_domain_state[SQ_PWR_LVL1]
26*91f16700Schasinglulu #define SQ_SYSTEM_PWR_STATE(state)	((PLAT_MAX_PWR_LVL > SQ_PWR_LVL1) ?\
27*91f16700Schasinglulu 				(state)->pwr_domain_state[SQ_PWR_LVL2] : 0)
28*91f16700Schasinglulu 
29*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		U(1)
30*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		U(1)
31*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		U(2)
32*91f16700Schasinglulu 
33*91f16700Schasinglulu #define SQ_LOCAL_STATE_RUN		0
34*91f16700Schasinglulu #define SQ_LOCAL_STATE_RET		1
35*91f16700Schasinglulu #define SQ_LOCAL_STATE_OFF		2
36*91f16700Schasinglulu 
37*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT		6
38*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
39*91f16700Schasinglulu 
40*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
41*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
42*91f16700Schasinglulu #define MAX_XLAT_TABLES			8
43*91f16700Schasinglulu #define MAX_MMAP_REGIONS		8
44*91f16700Schasinglulu 
45*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT
46*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		0x1000
47*91f16700Schasinglulu #else
48*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		0x400
49*91f16700Schasinglulu #endif
50*91f16700Schasinglulu 
51*91f16700Schasinglulu #if !RESET_TO_BL31
52*91f16700Schasinglulu 
53*91f16700Schasinglulu /* A mailbox page will be mapped from BL2 and BL31 */
54*91f16700Schasinglulu #define BL2_MAILBOX_BASE		0x0403f000
55*91f16700Schasinglulu #define BL2_MAILBOX_SIZE		0x1000
56*91f16700Schasinglulu 
57*91f16700Schasinglulu #define PLAT_SQ_BOOTIDX_BASE		0x08510000
58*91f16700Schasinglulu #define PLAT_SQ_MAX_BOOT_INDEX		2
59*91f16700Schasinglulu 
60*91f16700Schasinglulu #define MAX_IO_HANDLES			2
61*91f16700Schasinglulu #define MAX_IO_DEVICES			2
62*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES	U(1)
63*91f16700Schasinglulu 
64*91f16700Schasinglulu #define BL2_BASE			0x04000000
65*91f16700Schasinglulu #define BL2_SIZE			(256 * 1024)
66*91f16700Schasinglulu #define BL2_LIMIT			(BL2_BASE + BL2_SIZE)
67*91f16700Schasinglulu 
68*91f16700Schasinglulu /* If BL2 is enabled, the BL31 is loaded on secure DRAM */
69*91f16700Schasinglulu #define BL31_BASE			0xfbe00000
70*91f16700Schasinglulu #define BL31_SIZE			0x00100000
71*91f16700Schasinglulu #else
72*91f16700Schasinglulu 
73*91f16700Schasinglulu #define BL31_BASE			0x04000000
74*91f16700Schasinglulu #define BL31_SIZE			0x00080000
75*91f16700Schasinglulu #endif
76*91f16700Schasinglulu 
77*91f16700Schasinglulu #define BL31_LIMIT			(BL31_BASE + BL31_SIZE)
78*91f16700Schasinglulu 
79*91f16700Schasinglulu #define BL32_BASE			0xfc000000
80*91f16700Schasinglulu #define BL32_SIZE			0x03c00000
81*91f16700Schasinglulu #define BL32_LIMIT			(BL32_BASE + BL32_SIZE)
82*91f16700Schasinglulu 
83*91f16700Schasinglulu /* Alternative BL33 */
84*91f16700Schasinglulu #define PLAT_SQ_BL33_BASE		0xe0000000
85*91f16700Schasinglulu #define PLAT_SQ_BL33_SIZE		0x00200000
86*91f16700Schasinglulu 
87*91f16700Schasinglulu /* FWU FIP IO base */
88*91f16700Schasinglulu #define PLAT_SQ_FIP_IOBASE		0x08600000
89*91f16700Schasinglulu #define PLAT_SQ_FIP_MAXSIZE		0x00400000
90*91f16700Schasinglulu 
91*91f16700Schasinglulu #define PLAT_SQ_CCN_BASE		0x32000000
92*91f16700Schasinglulu #define PLAT_SQ_CLUSTER_TO_CCN_ID_MAP					\
93*91f16700Schasinglulu 					0,	/* Cluster 0 */		\
94*91f16700Schasinglulu 					18,	/* Cluster 1 */		\
95*91f16700Schasinglulu 					11,	/* Cluster 2 */		\
96*91f16700Schasinglulu 					29,	/* Cluster 3 */		\
97*91f16700Schasinglulu 					35,	/* Cluster 4 */		\
98*91f16700Schasinglulu 					17,	/* Cluster 5 */		\
99*91f16700Schasinglulu 					12,	/* Cluster 6 */		\
100*91f16700Schasinglulu 					30,	/* Cluster 7 */		\
101*91f16700Schasinglulu 					14,	/* Cluster 8 */		\
102*91f16700Schasinglulu 					32,	/* Cluster 9 */		\
103*91f16700Schasinglulu 					15,	/* Cluster 10 */	\
104*91f16700Schasinglulu 					33	/* Cluster 11 */
105*91f16700Schasinglulu 
106*91f16700Schasinglulu /* UART related constants */
107*91f16700Schasinglulu #define PLAT_SQ_BOOT_UART_BASE		0x2A400000
108*91f16700Schasinglulu #define PLAT_SQ_BOOT_UART_CLK_IN_HZ	62500000
109*91f16700Schasinglulu #define SQ_CONSOLE_BAUDRATE		115200
110*91f16700Schasinglulu 
111*91f16700Schasinglulu #define SQ_SYS_CNTCTL_BASE		0x2a430000
112*91f16700Schasinglulu 
113*91f16700Schasinglulu #define SQ_SYS_TIMCTL_BASE		0x2a810000
114*91f16700Schasinglulu #define PLAT_SQ_NSTIMER_FRAME_ID	0
115*91f16700Schasinglulu #define SQ_SYS_CNT_BASE_NS		0x2a830000
116*91f16700Schasinglulu 
117*91f16700Schasinglulu #define DRAMINFO_BASE			0x2E00FFC0
118*91f16700Schasinglulu 
119*91f16700Schasinglulu #define PLAT_SQ_MHU_BASE		0x45000000
120*91f16700Schasinglulu 
121*91f16700Schasinglulu #define PLAT_SQ_SCP_COM_SHARED_MEM_BASE		0x45400000
122*91f16700Schasinglulu #define SCPI_CMD_GET_DRAMINFO			0x1
123*91f16700Schasinglulu 
124*91f16700Schasinglulu #define SQ_BOOT_CFG_ADDR			0x45410000
125*91f16700Schasinglulu #define PLAT_SQ_PRIMARY_CPU_SHIFT		8
126*91f16700Schasinglulu #define PLAT_SQ_PRIMARY_CPU_BIT_WIDTH		6
127*91f16700Schasinglulu 
128*91f16700Schasinglulu #define PLAT_SQ_GICD_BASE		0x30000000
129*91f16700Schasinglulu #define PLAT_SQ_GICR_BASE		0x30400000
130*91f16700Schasinglulu 
131*91f16700Schasinglulu #define PLAT_SQ_GPIO_BASE		0x51000000
132*91f16700Schasinglulu 
133*91f16700Schasinglulu #define PLAT_SPM_BUF_BASE		(BL32_LIMIT - 32 * PLAT_SPM_BUF_SIZE)
134*91f16700Schasinglulu #define PLAT_SPM_BUF_SIZE		ULL(0x10000)
135*91f16700Schasinglulu #define PLAT_SPM_SPM_BUF_EL0_MMAP	MAP_REGION2(PLAT_SPM_BUF_BASE, \
136*91f16700Schasinglulu 						    PLAT_SPM_BUF_BASE, \
137*91f16700Schasinglulu 						    PLAT_SPM_BUF_SIZE, \
138*91f16700Schasinglulu 						    MT_RO_DATA | MT_SECURE | \
139*91f16700Schasinglulu 						    MT_USER, PAGE_SIZE)
140*91f16700Schasinglulu 
141*91f16700Schasinglulu #define PLAT_SP_IMAGE_NS_BUF_BASE	BL32_LIMIT
142*91f16700Schasinglulu #define PLAT_SP_IMAGE_NS_BUF_SIZE	ULL(0x200000)
143*91f16700Schasinglulu #define PLAT_SP_IMAGE_NS_BUF_MMAP	MAP_REGION2(PLAT_SP_IMAGE_NS_BUF_BASE, \
144*91f16700Schasinglulu 						    PLAT_SP_IMAGE_NS_BUF_BASE, \
145*91f16700Schasinglulu 						    PLAT_SP_IMAGE_NS_BUF_SIZE, \
146*91f16700Schasinglulu 						    MT_RW_DATA | MT_NS | \
147*91f16700Schasinglulu 						    MT_USER, PAGE_SIZE)
148*91f16700Schasinglulu 
149*91f16700Schasinglulu #define PLAT_SP_IMAGE_STACK_PCPU_SIZE	ULL(0x10000)
150*91f16700Schasinglulu #define PLAT_SP_IMAGE_STACK_SIZE	(32 * PLAT_SP_IMAGE_STACK_PCPU_SIZE)
151*91f16700Schasinglulu #define PLAT_SP_IMAGE_STACK_BASE	(PLAT_SQ_SP_HEAP_BASE + PLAT_SQ_SP_HEAP_SIZE)
152*91f16700Schasinglulu 
153*91f16700Schasinglulu #define PLAT_SQ_SP_IMAGE_SIZE		ULL(0x200000)
154*91f16700Schasinglulu #define PLAT_SQ_SP_IMAGE_MMAP		MAP_REGION2(BL32_BASE, BL32_BASE, \
155*91f16700Schasinglulu 						    PLAT_SQ_SP_IMAGE_SIZE, \
156*91f16700Schasinglulu 						    MT_CODE | MT_SECURE | \
157*91f16700Schasinglulu 						    MT_USER, PAGE_SIZE)
158*91f16700Schasinglulu 
159*91f16700Schasinglulu #define PLAT_SQ_SP_HEAP_BASE		(BL32_BASE + PLAT_SQ_SP_IMAGE_SIZE)
160*91f16700Schasinglulu #define PLAT_SQ_SP_HEAP_SIZE		ULL(0x800000)
161*91f16700Schasinglulu 
162*91f16700Schasinglulu #define PLAT_SQ_SP_IMAGE_RW_MMAP	MAP_REGION2(PLAT_SQ_SP_HEAP_BASE, \
163*91f16700Schasinglulu 						    PLAT_SQ_SP_HEAP_BASE, \
164*91f16700Schasinglulu 						    (PLAT_SQ_SP_HEAP_SIZE + \
165*91f16700Schasinglulu 						     PLAT_SP_IMAGE_STACK_SIZE), \
166*91f16700Schasinglulu 						    MT_RW_DATA | MT_SECURE | \
167*91f16700Schasinglulu 						    MT_USER, PAGE_SIZE)
168*91f16700Schasinglulu 
169*91f16700Schasinglulu #define PLAT_SQ_SP_PRIV_BASE		(PLAT_SP_IMAGE_STACK_BASE + \
170*91f16700Schasinglulu 					 PLAT_SP_IMAGE_STACK_SIZE)
171*91f16700Schasinglulu #define PLAT_SQ_SP_PRIV_SIZE		ULL(0x40000)
172*91f16700Schasinglulu 
173*91f16700Schasinglulu #define PLAT_SP_PRI			0x20
174*91f16700Schasinglulu #define PLAT_PRI_BITS			2
175*91f16700Schasinglulu #define PLAT_SPM_COOKIE_0		ULL(0)
176*91f16700Schasinglulu #define PLAT_SPM_COOKIE_1		ULL(0)
177*91f16700Schasinglulu 
178*91f16700Schasinglulu /* Total number of memory regions with distinct properties */
179*91f16700Schasinglulu #define PLAT_SP_IMAGE_NUM_MEM_REGIONS	6
180*91f16700Schasinglulu 
181*91f16700Schasinglulu #define PLAT_SP_IMAGE_MMAP_REGIONS	30
182*91f16700Schasinglulu #define PLAT_SP_IMAGE_MAX_XLAT_TABLES	20
183*91f16700Schasinglulu #define PLAT_SP_IMAGE_XLAT_SECTION_NAME	".sp_xlat_table"
184*91f16700Schasinglulu #define PLAT_SP_IMAGE_BASE_XLAT_SECTION_NAME	".sp_xlat_table"
185*91f16700Schasinglulu 
186*91f16700Schasinglulu #define PLAT_SQ_UART1_BASE		PLAT_SQ_BOOT_UART_BASE
187*91f16700Schasinglulu #define PLAT_SQ_UART1_SIZE		ULL(0x1000)
188*91f16700Schasinglulu #define PLAT_SQ_UART1_MMAP		MAP_REGION_FLAT(PLAT_SQ_UART1_BASE, \
189*91f16700Schasinglulu 							PLAT_SQ_UART1_SIZE, \
190*91f16700Schasinglulu 							MT_DEVICE | MT_RW | \
191*91f16700Schasinglulu 							MT_NS | MT_PRIVILEGED)
192*91f16700Schasinglulu 
193*91f16700Schasinglulu #define PLAT_SQ_PERIPH_BASE		0x50000000
194*91f16700Schasinglulu #define PLAT_SQ_PERIPH_SIZE		ULL(0x8000000)
195*91f16700Schasinglulu #define PLAT_SQ_PERIPH_MMAP		MAP_REGION_FLAT(PLAT_SQ_PERIPH_BASE, \
196*91f16700Schasinglulu 							PLAT_SQ_PERIPH_SIZE, \
197*91f16700Schasinglulu 							MT_DEVICE | MT_RW | \
198*91f16700Schasinglulu 							MT_NS | MT_USER)
199*91f16700Schasinglulu 
200*91f16700Schasinglulu #define PLAT_SQ_FLASH_BASE		0x08000000
201*91f16700Schasinglulu #define PLAT_SQ_FLASH_SIZE		ULL(0x8000000)
202*91f16700Schasinglulu #define PLAT_SQ_FLASH_MMAP		MAP_REGION_FLAT(PLAT_SQ_FLASH_BASE, \
203*91f16700Schasinglulu 							PLAT_SQ_FLASH_SIZE, \
204*91f16700Schasinglulu 							MT_DEVICE | MT_RW | \
205*91f16700Schasinglulu 							MT_NS | MT_USER)
206*91f16700Schasinglulu 
207*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
208