1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <string.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <drivers/arm/css/css_mhu_doorbell.h> 13*91f16700Schasinglulu #include <drivers/arm/css/css_scp.h> 14*91f16700Schasinglulu #include <drivers/arm/css/scmi.h> 15*91f16700Schasinglulu #include <plat/arm/css/common/css_pm.h> 16*91f16700Schasinglulu #include <plat/common/platform.h> 17*91f16700Schasinglulu #include <platform_def.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #include <scmi_sq.h> 20*91f16700Schasinglulu #include <sq_common.h> 21*91f16700Schasinglulu 22*91f16700Schasinglulu /* 23*91f16700Schasinglulu * This file implements the SCP helper functions using SCMI protocol. 24*91f16700Schasinglulu */ 25*91f16700Schasinglulu 26*91f16700Schasinglulu DEFINE_BAKERY_LOCK(sq_scmi_lock); 27*91f16700Schasinglulu #define SQ_SCMI_LOCK_GET_INSTANCE (&sq_scmi_lock) 28*91f16700Schasinglulu 29*91f16700Schasinglulu #define SQ_SCMI_PAYLOAD_BASE PLAT_SQ_SCP_COM_SHARED_MEM_BASE 30*91f16700Schasinglulu #define MHU_CPU_INTR_S_SET_OFFSET 0x308 31*91f16700Schasinglulu 32*91f16700Schasinglulu const uint32_t sq_core_pos_to_scmi_dmn_id_map[PLATFORM_CORE_COUNT] = { 33*91f16700Schasinglulu 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 34*91f16700Schasinglulu 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23 35*91f16700Schasinglulu }; 36*91f16700Schasinglulu 37*91f16700Schasinglulu static scmi_channel_plat_info_t sq_scmi_plat_info = { 38*91f16700Schasinglulu .scmi_mbx_mem = SQ_SCMI_PAYLOAD_BASE, 39*91f16700Schasinglulu .db_reg_addr = PLAT_SQ_MHU_BASE + MHU_CPU_INTR_S_SET_OFFSET, 40*91f16700Schasinglulu .db_preserve_mask = 0xfffffffe, 41*91f16700Schasinglulu .db_modify_mask = 0x1, 42*91f16700Schasinglulu .ring_doorbell = &mhu_ring_doorbell, 43*91f16700Schasinglulu }; 44*91f16700Schasinglulu 45*91f16700Schasinglulu /* 46*91f16700Schasinglulu * SCMI power state parameter bit field encoding for SynQuacer platform. 47*91f16700Schasinglulu * 48*91f16700Schasinglulu * 31 20 19 16 15 12 11 8 7 4 3 0 49*91f16700Schasinglulu * +-------------------------------------------------------------+ 50*91f16700Schasinglulu * | SBZ | Max level | Level 3 | Level 2 | Level 1 | Level 0 | 51*91f16700Schasinglulu * | | | state | state | state | state | 52*91f16700Schasinglulu * +-------------------------------------------------------------+ 53*91f16700Schasinglulu * 54*91f16700Schasinglulu * `Max level` encodes the highest level that has a valid power state 55*91f16700Schasinglulu * encoded in the power state. 56*91f16700Schasinglulu */ 57*91f16700Schasinglulu #define SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 16 58*91f16700Schasinglulu #define SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH 4 59*91f16700Schasinglulu #define SCMI_PWR_STATE_MAX_PWR_LVL_MASK \ 60*91f16700Schasinglulu ((1 << SCMI_PWR_STATE_MAX_PWR_LVL_WIDTH) - 1) 61*91f16700Schasinglulu #define SCMI_SET_PWR_STATE_MAX_PWR_LVL(_power_state, _max_level) \ 62*91f16700Schasinglulu (_power_state) |= ((_max_level) & SCMI_PWR_STATE_MAX_PWR_LVL_MASK)\ 63*91f16700Schasinglulu << SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT 64*91f16700Schasinglulu #define SCMI_GET_PWR_STATE_MAX_PWR_LVL(_power_state) \ 65*91f16700Schasinglulu (((_power_state) >> SCMI_PWR_STATE_MAX_PWR_LVL_SHIFT) \ 66*91f16700Schasinglulu & SCMI_PWR_STATE_MAX_PWR_LVL_MASK) 67*91f16700Schasinglulu 68*91f16700Schasinglulu #define SCMI_PWR_STATE_LVL_WIDTH 4 69*91f16700Schasinglulu #define SCMI_PWR_STATE_LVL_MASK \ 70*91f16700Schasinglulu ((1 << SCMI_PWR_STATE_LVL_WIDTH) - 1) 71*91f16700Schasinglulu #define SCMI_SET_PWR_STATE_LVL(_power_state, _level, _level_state) \ 72*91f16700Schasinglulu (_power_state) |= ((_level_state) & SCMI_PWR_STATE_LVL_MASK) \ 73*91f16700Schasinglulu << (SCMI_PWR_STATE_LVL_WIDTH * (_level)) 74*91f16700Schasinglulu #define SCMI_GET_PWR_STATE_LVL(_power_state, _level) \ 75*91f16700Schasinglulu (((_power_state) >> (SCMI_PWR_STATE_LVL_WIDTH * (_level))) & \ 76*91f16700Schasinglulu SCMI_PWR_STATE_LVL_MASK) 77*91f16700Schasinglulu 78*91f16700Schasinglulu /* 79*91f16700Schasinglulu * The SCMI power state enumeration for a power domain level 80*91f16700Schasinglulu */ 81*91f16700Schasinglulu typedef enum { 82*91f16700Schasinglulu scmi_power_state_off = 0, 83*91f16700Schasinglulu scmi_power_state_on = 1, 84*91f16700Schasinglulu scmi_power_state_sleep = 2, 85*91f16700Schasinglulu } scmi_power_state_t; 86*91f16700Schasinglulu 87*91f16700Schasinglulu /* 88*91f16700Schasinglulu * The global handle for invoking the SCMI driver APIs after the driver 89*91f16700Schasinglulu * has been initialized. 90*91f16700Schasinglulu */ 91*91f16700Schasinglulu static void *sq_scmi_handle; 92*91f16700Schasinglulu 93*91f16700Schasinglulu /* The SCMI channel global object */ 94*91f16700Schasinglulu static scmi_channel_t channel; 95*91f16700Schasinglulu 96*91f16700Schasinglulu /* 97*91f16700Schasinglulu * Helper function to turn off a CPU power domain and 98*91f16700Schasinglulu * its parent power domains if applicable. 99*91f16700Schasinglulu */ 100*91f16700Schasinglulu void sq_scmi_off(const struct psci_power_state *target_state) 101*91f16700Schasinglulu { 102*91f16700Schasinglulu int lvl = 0, ret; 103*91f16700Schasinglulu uint32_t scmi_pwr_state = 0; 104*91f16700Schasinglulu 105*91f16700Schasinglulu /* At-least the CPU level should be specified to be OFF */ 106*91f16700Schasinglulu assert(target_state->pwr_domain_state[SQ_PWR_LVL0] == 107*91f16700Schasinglulu SQ_LOCAL_STATE_OFF); 108*91f16700Schasinglulu 109*91f16700Schasinglulu for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { 110*91f16700Schasinglulu if (target_state->pwr_domain_state[lvl] == SQ_LOCAL_STATE_RUN) 111*91f16700Schasinglulu break; 112*91f16700Schasinglulu 113*91f16700Schasinglulu assert(target_state->pwr_domain_state[lvl] == 114*91f16700Schasinglulu SQ_LOCAL_STATE_OFF); 115*91f16700Schasinglulu SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 116*91f16700Schasinglulu scmi_power_state_off); 117*91f16700Schasinglulu } 118*91f16700Schasinglulu 119*91f16700Schasinglulu SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 120*91f16700Schasinglulu 121*91f16700Schasinglulu ret = scmi_pwr_state_set(sq_scmi_handle, 122*91f16700Schasinglulu sq_core_pos_to_scmi_dmn_id_map[plat_my_core_pos()], 123*91f16700Schasinglulu scmi_pwr_state); 124*91f16700Schasinglulu 125*91f16700Schasinglulu if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 126*91f16700Schasinglulu ERROR("SCMI set power state command return 0x%x unexpected\n", 127*91f16700Schasinglulu ret); 128*91f16700Schasinglulu panic(); 129*91f16700Schasinglulu } 130*91f16700Schasinglulu } 131*91f16700Schasinglulu 132*91f16700Schasinglulu /* 133*91f16700Schasinglulu * Helper function to turn ON a CPU power domain and 134*91f16700Schasinglulu *its parent power domains if applicable. 135*91f16700Schasinglulu */ 136*91f16700Schasinglulu void sq_scmi_on(u_register_t mpidr) 137*91f16700Schasinglulu { 138*91f16700Schasinglulu int lvl = 0, ret, core_pos; 139*91f16700Schasinglulu uint32_t scmi_pwr_state = 0; 140*91f16700Schasinglulu 141*91f16700Schasinglulu for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) 142*91f16700Schasinglulu SCMI_SET_PWR_STATE_LVL(scmi_pwr_state, lvl, 143*91f16700Schasinglulu scmi_power_state_on); 144*91f16700Schasinglulu 145*91f16700Schasinglulu SCMI_SET_PWR_STATE_MAX_PWR_LVL(scmi_pwr_state, lvl - 1); 146*91f16700Schasinglulu 147*91f16700Schasinglulu core_pos = plat_core_pos_by_mpidr(mpidr); 148*91f16700Schasinglulu assert(core_pos >= 0 && core_pos < PLATFORM_CORE_COUNT); 149*91f16700Schasinglulu 150*91f16700Schasinglulu ret = scmi_pwr_state_set(sq_scmi_handle, 151*91f16700Schasinglulu sq_core_pos_to_scmi_dmn_id_map[core_pos], 152*91f16700Schasinglulu scmi_pwr_state); 153*91f16700Schasinglulu 154*91f16700Schasinglulu if (ret != SCMI_E_QUEUED && ret != SCMI_E_SUCCESS) { 155*91f16700Schasinglulu ERROR("SCMI set power state command return 0x%x unexpected\n", 156*91f16700Schasinglulu ret); 157*91f16700Schasinglulu panic(); 158*91f16700Schasinglulu } 159*91f16700Schasinglulu } 160*91f16700Schasinglulu 161*91f16700Schasinglulu void __dead2 sq_scmi_system_off(int state) 162*91f16700Schasinglulu { 163*91f16700Schasinglulu int ret; 164*91f16700Schasinglulu 165*91f16700Schasinglulu /* 166*91f16700Schasinglulu * Disable GIC CPU interface to prevent pending interrupt from waking 167*91f16700Schasinglulu * up the AP from WFI. 168*91f16700Schasinglulu */ 169*91f16700Schasinglulu sq_gic_cpuif_disable(); 170*91f16700Schasinglulu 171*91f16700Schasinglulu /* 172*91f16700Schasinglulu * Issue SCMI command. First issue a graceful 173*91f16700Schasinglulu * request and if that fails force the request. 174*91f16700Schasinglulu */ 175*91f16700Schasinglulu ret = scmi_sys_pwr_state_set(sq_scmi_handle, 176*91f16700Schasinglulu SCMI_SYS_PWR_FORCEFUL_REQ, 177*91f16700Schasinglulu state); 178*91f16700Schasinglulu 179*91f16700Schasinglulu if (ret != SCMI_E_SUCCESS) { 180*91f16700Schasinglulu ERROR("SCMI system power state set 0x%x returns unexpected 0x%x\n", 181*91f16700Schasinglulu state, ret); 182*91f16700Schasinglulu panic(); 183*91f16700Schasinglulu } 184*91f16700Schasinglulu wfi(); 185*91f16700Schasinglulu ERROR("SCMI set power state: operation not handled.\n"); 186*91f16700Schasinglulu panic(); 187*91f16700Schasinglulu } 188*91f16700Schasinglulu 189*91f16700Schasinglulu /* 190*91f16700Schasinglulu * Helper function to reset the system via SCMI. 191*91f16700Schasinglulu */ 192*91f16700Schasinglulu void __dead2 sq_scmi_sys_shutdown(void) 193*91f16700Schasinglulu { 194*91f16700Schasinglulu sq_scmi_system_off(SCMI_SYS_PWR_SHUTDOWN); 195*91f16700Schasinglulu } 196*91f16700Schasinglulu 197*91f16700Schasinglulu void __dead2 sq_scmi_sys_reboot(void) 198*91f16700Schasinglulu { 199*91f16700Schasinglulu sq_scmi_system_off(SCMI_SYS_PWR_COLD_RESET); 200*91f16700Schasinglulu } 201*91f16700Schasinglulu 202*91f16700Schasinglulu static int scmi_ap_core_init(scmi_channel_t *ch) 203*91f16700Schasinglulu { 204*91f16700Schasinglulu #if PROGRAMMABLE_RESET_ADDRESS 205*91f16700Schasinglulu uint32_t version; 206*91f16700Schasinglulu int ret; 207*91f16700Schasinglulu 208*91f16700Schasinglulu ret = scmi_proto_version(ch, SCMI_AP_CORE_PROTO_ID, &version); 209*91f16700Schasinglulu if (ret != SCMI_E_SUCCESS) { 210*91f16700Schasinglulu WARN("SCMI AP core protocol version message failed\n"); 211*91f16700Schasinglulu return -1; 212*91f16700Schasinglulu } 213*91f16700Schasinglulu 214*91f16700Schasinglulu if (!is_scmi_version_compatible(SCMI_AP_CORE_PROTO_VER, version)) { 215*91f16700Schasinglulu WARN("SCMI AP core protocol version 0x%x incompatible with driver version 0x%x\n", 216*91f16700Schasinglulu version, SCMI_AP_CORE_PROTO_VER); 217*91f16700Schasinglulu return -1; 218*91f16700Schasinglulu } 219*91f16700Schasinglulu INFO("SCMI AP core protocol version 0x%x detected\n", version); 220*91f16700Schasinglulu #endif 221*91f16700Schasinglulu return 0; 222*91f16700Schasinglulu } 223*91f16700Schasinglulu 224*91f16700Schasinglulu void __init plat_sq_pwrc_setup(void) 225*91f16700Schasinglulu { 226*91f16700Schasinglulu channel.info = &sq_scmi_plat_info; 227*91f16700Schasinglulu channel.lock = SQ_SCMI_LOCK_GET_INSTANCE; 228*91f16700Schasinglulu sq_scmi_handle = scmi_init(&channel); 229*91f16700Schasinglulu if (sq_scmi_handle == NULL) { 230*91f16700Schasinglulu ERROR("SCMI Initialization failed\n"); 231*91f16700Schasinglulu panic(); 232*91f16700Schasinglulu } 233*91f16700Schasinglulu if (scmi_ap_core_init(&channel) < 0) { 234*91f16700Schasinglulu ERROR("SCMI AP core protocol initialization failed\n"); 235*91f16700Schasinglulu panic(); 236*91f16700Schasinglulu } 237*91f16700Schasinglulu } 238*91f16700Schasinglulu 239*91f16700Schasinglulu uint32_t sq_scmi_get_draminfo(struct draminfo *info) 240*91f16700Schasinglulu { 241*91f16700Schasinglulu scmi_get_draminfo(sq_scmi_handle, info); 242*91f16700Schasinglulu 243*91f16700Schasinglulu return 0; 244*91f16700Schasinglulu } 245