xref: /arm-trusted-firmware/plat/rpi/rpi3/rpi3_bl2_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <platform_def.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <arch_helpers.h>
12*91f16700Schasinglulu #include <common/bl_common.h>
13*91f16700Schasinglulu #include <common/debug.h>
14*91f16700Schasinglulu #include <common/desc_image_load.h>
15*91f16700Schasinglulu #include <lib/optee_utils.h>
16*91f16700Schasinglulu #include <lib/xlat_tables/xlat_mmu_helpers.h>
17*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_defs.h>
18*91f16700Schasinglulu #include <drivers/generic_delay_timer.h>
19*91f16700Schasinglulu #include <drivers/rpi3/gpio/rpi3_gpio.h>
20*91f16700Schasinglulu #include <drivers/rpi3/sdhost/rpi3_sdhost.h>
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #include <rpi_shared.h>
23*91f16700Schasinglulu 
24*91f16700Schasinglulu /* Data structure which holds the extents of the trusted SRAM for BL2 */
25*91f16700Schasinglulu static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
26*91f16700Schasinglulu 
27*91f16700Schasinglulu /* Data structure which holds the MMC info */
28*91f16700Schasinglulu static struct mmc_device_info mmc_info;
29*91f16700Schasinglulu 
30*91f16700Schasinglulu static void rpi3_sdhost_setup(void)
31*91f16700Schasinglulu {
32*91f16700Schasinglulu 	struct rpi3_sdhost_params params;
33*91f16700Schasinglulu 
34*91f16700Schasinglulu 	memset(&params, 0, sizeof(struct rpi3_sdhost_params));
35*91f16700Schasinglulu 	params.reg_base = RPI3_SDHOST_BASE;
36*91f16700Schasinglulu 	params.bus_width = MMC_BUS_WIDTH_1;
37*91f16700Schasinglulu 	params.clk_rate = 50000000;
38*91f16700Schasinglulu 	params.clk_rate_initial = (RPI3_SDHOST_MAX_CLOCK / HC_CLOCKDIVISOR_MAXVAL);
39*91f16700Schasinglulu 	mmc_info.mmc_dev_type = MMC_IS_SD_HC;
40*91f16700Schasinglulu 	mmc_info.ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4;
41*91f16700Schasinglulu 	rpi3_sdhost_init(&params, &mmc_info);
42*91f16700Schasinglulu }
43*91f16700Schasinglulu 
44*91f16700Schasinglulu /*******************************************************************************
45*91f16700Schasinglulu  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
46*91f16700Schasinglulu  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
47*91f16700Schasinglulu  * Copy it to a safe location before its reclaimed by later BL2 functionality.
48*91f16700Schasinglulu  ******************************************************************************/
49*91f16700Schasinglulu 
50*91f16700Schasinglulu void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1,
51*91f16700Schasinglulu 			       u_register_t arg2, u_register_t arg3)
52*91f16700Schasinglulu {
53*91f16700Schasinglulu 	meminfo_t *mem_layout = (meminfo_t *) arg1;
54*91f16700Schasinglulu 
55*91f16700Schasinglulu 	/* Initialize the console to provide early debug support */
56*91f16700Schasinglulu 	rpi3_console_init();
57*91f16700Schasinglulu 
58*91f16700Schasinglulu 	/* Enable arch timer */
59*91f16700Schasinglulu 	generic_delay_timer_init();
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	/* Setup GPIO driver */
62*91f16700Schasinglulu 	rpi3_gpio_init();
63*91f16700Schasinglulu 
64*91f16700Schasinglulu 	/* Setup the BL2 memory layout */
65*91f16700Schasinglulu 	bl2_tzram_layout = *mem_layout;
66*91f16700Schasinglulu 
67*91f16700Schasinglulu 	/* Setup SDHost driver */
68*91f16700Schasinglulu 	rpi3_sdhost_setup();
69*91f16700Schasinglulu 
70*91f16700Schasinglulu 	plat_rpi3_io_setup();
71*91f16700Schasinglulu }
72*91f16700Schasinglulu 
73*91f16700Schasinglulu void bl2_platform_setup(void)
74*91f16700Schasinglulu {
75*91f16700Schasinglulu 	/*
76*91f16700Schasinglulu 	 * This is where a TrustZone address space controller and other
77*91f16700Schasinglulu 	 * security related peripherals would be configured.
78*91f16700Schasinglulu 	 */
79*91f16700Schasinglulu }
80*91f16700Schasinglulu 
81*91f16700Schasinglulu /*******************************************************************************
82*91f16700Schasinglulu  * Perform the very early platform specific architectural setup here.
83*91f16700Schasinglulu  ******************************************************************************/
84*91f16700Schasinglulu void bl2_plat_arch_setup(void)
85*91f16700Schasinglulu {
86*91f16700Schasinglulu 	rpi3_setup_page_tables(bl2_tzram_layout.total_base,
87*91f16700Schasinglulu 			       bl2_tzram_layout.total_size,
88*91f16700Schasinglulu 			       BL_CODE_BASE, BL_CODE_END,
89*91f16700Schasinglulu 			       BL_RO_DATA_BASE, BL_RO_DATA_END
90*91f16700Schasinglulu #if USE_COHERENT_MEM
91*91f16700Schasinglulu 			       , BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END
92*91f16700Schasinglulu #endif
93*91f16700Schasinglulu 			      );
94*91f16700Schasinglulu 
95*91f16700Schasinglulu 	enable_mmu_el1(0);
96*91f16700Schasinglulu }
97*91f16700Schasinglulu 
98*91f16700Schasinglulu /*******************************************************************************
99*91f16700Schasinglulu  * This function can be used by the platforms to update/use image
100*91f16700Schasinglulu  * information for given `image_id`.
101*91f16700Schasinglulu  ******************************************************************************/
102*91f16700Schasinglulu int bl2_plat_handle_post_image_load(unsigned int image_id)
103*91f16700Schasinglulu {
104*91f16700Schasinglulu 	int err = 0;
105*91f16700Schasinglulu 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
106*91f16700Schasinglulu #ifdef SPD_opteed
107*91f16700Schasinglulu 	bl_mem_params_node_t *pager_mem_params = NULL;
108*91f16700Schasinglulu 	bl_mem_params_node_t *paged_mem_params = NULL;
109*91f16700Schasinglulu #endif
110*91f16700Schasinglulu 
111*91f16700Schasinglulu 	assert(bl_mem_params != NULL);
112*91f16700Schasinglulu 
113*91f16700Schasinglulu 	switch (image_id) {
114*91f16700Schasinglulu 	case BL32_IMAGE_ID:
115*91f16700Schasinglulu #ifdef SPD_opteed
116*91f16700Schasinglulu 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
117*91f16700Schasinglulu 		assert(pager_mem_params);
118*91f16700Schasinglulu 
119*91f16700Schasinglulu 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
120*91f16700Schasinglulu 		assert(paged_mem_params);
121*91f16700Schasinglulu 
122*91f16700Schasinglulu 		err = parse_optee_header(&bl_mem_params->ep_info,
123*91f16700Schasinglulu 				&pager_mem_params->image_info,
124*91f16700Schasinglulu 				&paged_mem_params->image_info);
125*91f16700Schasinglulu 		if (err != 0)
126*91f16700Schasinglulu 			WARN("OPTEE header parse error.\n");
127*91f16700Schasinglulu #endif
128*91f16700Schasinglulu 		bl_mem_params->ep_info.spsr = rpi3_get_spsr_for_bl32_entry();
129*91f16700Schasinglulu 		break;
130*91f16700Schasinglulu 
131*91f16700Schasinglulu 	case BL33_IMAGE_ID:
132*91f16700Schasinglulu 		/* BL33 expects to receive the primary CPU MPID (through r0) */
133*91f16700Schasinglulu 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
134*91f16700Schasinglulu 		bl_mem_params->ep_info.spsr = rpi3_get_spsr_for_bl33_entry();
135*91f16700Schasinglulu 
136*91f16700Schasinglulu 		/* Shutting down the SDHost driver to let BL33 drives SDHost.*/
137*91f16700Schasinglulu 		rpi3_sdhost_stop();
138*91f16700Schasinglulu 		break;
139*91f16700Schasinglulu 
140*91f16700Schasinglulu 	default:
141*91f16700Schasinglulu 		/* Do nothing in default case */
142*91f16700Schasinglulu 		break;
143*91f16700Schasinglulu 	}
144*91f16700Schasinglulu 
145*91f16700Schasinglulu 	return err;
146*91f16700Schasinglulu }
147