xref: /arm-trusted-firmware/plat/rpi/rpi3/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <arch.h>
11*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h>
12*91f16700Schasinglulu #include <lib/utils_def.h>
13*91f16700Schasinglulu #include <plat/common/common_def.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include "rpi_hw.h"
16*91f16700Schasinglulu 
17*91f16700Schasinglulu /* Special value used to verify platform parameters from BL2 to BL31 */
18*91f16700Schasinglulu #define RPI3_BL31_PLAT_PARAM_VAL	ULL(0x0F1E2D3C4B5A6978)
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		ULL(0x1000)
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(4)
23*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT		U(1)
24*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT	PLATFORM_MAX_CPUS_PER_CLUSTER
25*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		PLATFORM_CLUSTER0_CORE_COUNT
26*91f16700Schasinglulu 
27*91f16700Schasinglulu #define RPI_PRIMARY_CPU			U(0)
28*91f16700Schasinglulu 
29*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL1
30*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS		(PLATFORM_CLUSTER_COUNT + \
31*91f16700Schasinglulu 					 PLATFORM_CORE_COUNT)
32*91f16700Schasinglulu 
33*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		U(1)
34*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		U(2)
35*91f16700Schasinglulu 
36*91f16700Schasinglulu /* Local power state for power domains in Run state. */
37*91f16700Schasinglulu #define PLAT_LOCAL_STATE_RUN		U(0)
38*91f16700Schasinglulu /* Local power state for retention. Valid only for CPU power domains */
39*91f16700Schasinglulu #define PLAT_LOCAL_STATE_RET		U(1)
40*91f16700Schasinglulu /*
41*91f16700Schasinglulu  * Local power state for OFF/power-down. Valid for CPU and cluster power
42*91f16700Schasinglulu  * domains.
43*91f16700Schasinglulu  */
44*91f16700Schasinglulu #define PLAT_LOCAL_STATE_OFF		U(2)
45*91f16700Schasinglulu 
46*91f16700Schasinglulu /*
47*91f16700Schasinglulu  * Macros used to parse state information from State-ID if it is using the
48*91f16700Schasinglulu  * recommended encoding for State-ID.
49*91f16700Schasinglulu  */
50*91f16700Schasinglulu #define PLAT_LOCAL_PSTATE_WIDTH		U(4)
51*91f16700Schasinglulu #define PLAT_LOCAL_PSTATE_MASK		((U(1) << PLAT_LOCAL_PSTATE_WIDTH) - 1)
52*91f16700Schasinglulu 
53*91f16700Schasinglulu /*
54*91f16700Schasinglulu  * Some data must be aligned on the biggest cache line size in the platform.
55*91f16700Schasinglulu  * This is known only to the platform as it might have a combination of
56*91f16700Schasinglulu  * integrated and external caches.
57*91f16700Schasinglulu  */
58*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT		U(6)
59*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
60*91f16700Schasinglulu 
61*91f16700Schasinglulu /*
62*91f16700Schasinglulu  * Partition memory into secure ROM, non-secure DRAM, secure "SRAM", and
63*91f16700Schasinglulu  * secure DRAM. Note that this is all actually DRAM with different names,
64*91f16700Schasinglulu  * there is no Secure RAM in the Raspberry Pi 3.
65*91f16700Schasinglulu  */
66*91f16700Schasinglulu #if RPI3_USE_UEFI_MAP
67*91f16700Schasinglulu #define SEC_ROM_BASE			ULL(0x00000000)
68*91f16700Schasinglulu #define SEC_ROM_SIZE			ULL(0x00010000)
69*91f16700Schasinglulu 
70*91f16700Schasinglulu /* FIP placed after ROM to append it to BL1 with very little padding. */
71*91f16700Schasinglulu #define PLAT_RPI3_FIP_BASE		ULL(0x00020000)
72*91f16700Schasinglulu #define PLAT_RPI3_FIP_MAX_SIZE		ULL(0x00010000)
73*91f16700Schasinglulu 
74*91f16700Schasinglulu /* Reserve 2M of secure SRAM and DRAM, starting at 2M */
75*91f16700Schasinglulu #define SEC_SRAM_BASE			ULL(0x00200000)
76*91f16700Schasinglulu #define SEC_SRAM_SIZE			ULL(0x00100000)
77*91f16700Schasinglulu 
78*91f16700Schasinglulu #define SEC_DRAM0_BASE			ULL(0x00300000)
79*91f16700Schasinglulu #define SEC_DRAM0_SIZE			ULL(0x00100000)
80*91f16700Schasinglulu 
81*91f16700Schasinglulu /* Windows on ARM requires some RAM at 4M */
82*91f16700Schasinglulu #define NS_DRAM0_BASE			ULL(0x00400000)
83*91f16700Schasinglulu #define NS_DRAM0_SIZE			ULL(0x00C00000)
84*91f16700Schasinglulu #else
85*91f16700Schasinglulu #define SEC_ROM_BASE			ULL(0x00000000)
86*91f16700Schasinglulu #define SEC_ROM_SIZE			ULL(0x00020000)
87*91f16700Schasinglulu 
88*91f16700Schasinglulu /* FIP placed after ROM to append it to BL1 with very little padding. */
89*91f16700Schasinglulu #define PLAT_RPI3_FIP_BASE		ULL(0x00020000)
90*91f16700Schasinglulu #define PLAT_RPI3_FIP_MAX_SIZE		ULL(0x001E0000)
91*91f16700Schasinglulu 
92*91f16700Schasinglulu /* We have 16M of memory reserved starting at 256M */
93*91f16700Schasinglulu #define SEC_SRAM_BASE			ULL(0x10000000)
94*91f16700Schasinglulu #define SEC_SRAM_SIZE			ULL(0x00100000)
95*91f16700Schasinglulu 
96*91f16700Schasinglulu #define SEC_DRAM0_BASE			ULL(0x10100000)
97*91f16700Schasinglulu #define SEC_DRAM0_SIZE			ULL(0x00F00000)
98*91f16700Schasinglulu /* End of reserved memory */
99*91f16700Schasinglulu 
100*91f16700Schasinglulu #define NS_DRAM0_BASE			ULL(0x11000000)
101*91f16700Schasinglulu #define NS_DRAM0_SIZE			ULL(0x01000000)
102*91f16700Schasinglulu #endif /* RPI3_USE_UEFI_MAP */
103*91f16700Schasinglulu 
104*91f16700Schasinglulu /*
105*91f16700Schasinglulu  * BL33 entrypoint.
106*91f16700Schasinglulu  */
107*91f16700Schasinglulu #define PLAT_RPI3_NS_IMAGE_OFFSET	NS_DRAM0_BASE
108*91f16700Schasinglulu #define PLAT_RPI3_NS_IMAGE_MAX_SIZE	NS_DRAM0_SIZE
109*91f16700Schasinglulu 
110*91f16700Schasinglulu /*
111*91f16700Schasinglulu  * I/O registers.
112*91f16700Schasinglulu  */
113*91f16700Schasinglulu #define DEVICE0_BASE			RPI_IO_BASE
114*91f16700Schasinglulu #define DEVICE0_SIZE			RPI_IO_SIZE
115*91f16700Schasinglulu 
116*91f16700Schasinglulu /*
117*91f16700Schasinglulu  * Arm TF lives in SRAM, partition it here
118*91f16700Schasinglulu  */
119*91f16700Schasinglulu #define SHARED_RAM_BASE			SEC_SRAM_BASE
120*91f16700Schasinglulu #define SHARED_RAM_SIZE			ULL(0x00001000)
121*91f16700Schasinglulu 
122*91f16700Schasinglulu #define BL_RAM_BASE			(SHARED_RAM_BASE + SHARED_RAM_SIZE)
123*91f16700Schasinglulu #define BL_RAM_SIZE			(SEC_SRAM_SIZE - SHARED_RAM_SIZE)
124*91f16700Schasinglulu 
125*91f16700Schasinglulu /*
126*91f16700Schasinglulu  * Mailbox to control the secondary cores.All secondary cores are held in a wait
127*91f16700Schasinglulu  * loop in cold boot. To release them perform the following steps (plus any
128*91f16700Schasinglulu  * additional barriers that may be needed):
129*91f16700Schasinglulu  *
130*91f16700Schasinglulu  *     uint64_t *entrypoint = (uint64_t *)PLAT_RPI3_TM_ENTRYPOINT;
131*91f16700Schasinglulu  *     *entrypoint = ADDRESS_TO_JUMP_TO;
132*91f16700Schasinglulu  *
133*91f16700Schasinglulu  *     uint64_t *mbox_entry = (uint64_t *)PLAT_RPI3_TM_HOLD_BASE;
134*91f16700Schasinglulu  *     mbox_entry[cpu_id] = PLAT_RPI3_TM_HOLD_STATE_GO;
135*91f16700Schasinglulu  *
136*91f16700Schasinglulu  *     sev();
137*91f16700Schasinglulu  */
138*91f16700Schasinglulu #define PLAT_RPI3_TRUSTED_MAILBOX_BASE	SHARED_RAM_BASE
139*91f16700Schasinglulu 
140*91f16700Schasinglulu /* The secure entry point to be used on warm reset by all CPUs. */
141*91f16700Schasinglulu #define PLAT_RPI3_TM_ENTRYPOINT		PLAT_RPI3_TRUSTED_MAILBOX_BASE
142*91f16700Schasinglulu #define PLAT_RPI3_TM_ENTRYPOINT_SIZE	ULL(8)
143*91f16700Schasinglulu 
144*91f16700Schasinglulu /* Hold entries for each CPU. */
145*91f16700Schasinglulu #define PLAT_RPI3_TM_HOLD_BASE		(PLAT_RPI3_TM_ENTRYPOINT + \
146*91f16700Schasinglulu 					 PLAT_RPI3_TM_ENTRYPOINT_SIZE)
147*91f16700Schasinglulu #define PLAT_RPI3_TM_HOLD_ENTRY_SIZE	ULL(8)
148*91f16700Schasinglulu #define PLAT_RPI3_TM_HOLD_SIZE		(PLAT_RPI3_TM_HOLD_ENTRY_SIZE * \
149*91f16700Schasinglulu 					 PLATFORM_CORE_COUNT)
150*91f16700Schasinglulu 
151*91f16700Schasinglulu #define PLAT_RPI3_TRUSTED_MAILBOX_SIZE	(PLAT_RPI3_TM_ENTRYPOINT_SIZE + \
152*91f16700Schasinglulu 					 PLAT_RPI3_TM_HOLD_SIZE)
153*91f16700Schasinglulu 
154*91f16700Schasinglulu #define PLAT_RPI3_TM_HOLD_STATE_WAIT	ULL(0)
155*91f16700Schasinglulu #define PLAT_RPI3_TM_HOLD_STATE_GO	ULL(1)
156*91f16700Schasinglulu #define PLAT_RPI3_TM_HOLD_STATE_BSP_OFF	ULL(2)
157*91f16700Schasinglulu 
158*91f16700Schasinglulu /*
159*91f16700Schasinglulu  * BL1 specific defines.
160*91f16700Schasinglulu  *
161*91f16700Schasinglulu  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
162*91f16700Schasinglulu  * addresses.
163*91f16700Schasinglulu  *
164*91f16700Schasinglulu  * Put BL1 RW at the top of the Secure SRAM. BL1_RW_BASE is calculated using
165*91f16700Schasinglulu  * the current BL1 RW debug size plus a little space for growth.
166*91f16700Schasinglulu  */
167*91f16700Schasinglulu #define PLAT_MAX_BL1_RW_SIZE		ULL(0x12000)
168*91f16700Schasinglulu 
169*91f16700Schasinglulu #define BL1_RO_BASE			SEC_ROM_BASE
170*91f16700Schasinglulu #define BL1_RO_LIMIT			(SEC_ROM_BASE + SEC_ROM_SIZE)
171*91f16700Schasinglulu #define BL1_RW_BASE			(BL1_RW_LIMIT - PLAT_MAX_BL1_RW_SIZE)
172*91f16700Schasinglulu #define BL1_RW_LIMIT			(BL_RAM_BASE + BL_RAM_SIZE)
173*91f16700Schasinglulu 
174*91f16700Schasinglulu /*
175*91f16700Schasinglulu  * BL2 specific defines.
176*91f16700Schasinglulu  *
177*91f16700Schasinglulu  * Put BL2 just below BL31. BL2_BASE is calculated using the current BL2 debug
178*91f16700Schasinglulu  * size plus a little space for growth.
179*91f16700Schasinglulu  */
180*91f16700Schasinglulu #define PLAT_MAX_BL2_SIZE		ULL(0x2C000)
181*91f16700Schasinglulu 
182*91f16700Schasinglulu #define BL2_BASE			(BL2_LIMIT - PLAT_MAX_BL2_SIZE)
183*91f16700Schasinglulu #define BL2_LIMIT			BL31_BASE
184*91f16700Schasinglulu 
185*91f16700Schasinglulu /*
186*91f16700Schasinglulu  * BL31 specific defines.
187*91f16700Schasinglulu  *
188*91f16700Schasinglulu  * Put BL31 at the top of the Trusted SRAM. BL31_BASE is calculated using the
189*91f16700Schasinglulu  * current BL31 debug size plus a little space for growth.
190*91f16700Schasinglulu  */
191*91f16700Schasinglulu #define PLAT_MAX_BL31_SIZE		ULL(0x20000)
192*91f16700Schasinglulu 
193*91f16700Schasinglulu #define BL31_BASE			(BL31_LIMIT - PLAT_MAX_BL31_SIZE)
194*91f16700Schasinglulu #define BL31_LIMIT			(BL_RAM_BASE + BL_RAM_SIZE)
195*91f16700Schasinglulu #define BL31_PROGBITS_LIMIT		BL1_RW_BASE
196*91f16700Schasinglulu 
197*91f16700Schasinglulu /*
198*91f16700Schasinglulu  * BL32 specific defines.
199*91f16700Schasinglulu  *
200*91f16700Schasinglulu  * BL32 can execute from Secure SRAM or Secure DRAM.
201*91f16700Schasinglulu  */
202*91f16700Schasinglulu #define BL32_SRAM_BASE			BL_RAM_BASE
203*91f16700Schasinglulu #define BL32_SRAM_LIMIT			BL31_BASE
204*91f16700Schasinglulu #define BL32_DRAM_BASE			SEC_DRAM0_BASE
205*91f16700Schasinglulu #define BL32_DRAM_LIMIT			(SEC_DRAM0_BASE + SEC_DRAM0_SIZE)
206*91f16700Schasinglulu 
207*91f16700Schasinglulu #ifdef SPD_opteed
208*91f16700Schasinglulu /* Load pageable part of OP-TEE at end of allocated DRAM space for BL32 */
209*91f16700Schasinglulu #define RPI3_OPTEE_PAGEABLE_LOAD_SIZE	0x080000 /* 512KB */
210*91f16700Schasinglulu #define RPI3_OPTEE_PAGEABLE_LOAD_BASE	(BL32_DRAM_LIMIT - \
211*91f16700Schasinglulu 					 RPI3_OPTEE_PAGEABLE_LOAD_SIZE)
212*91f16700Schasinglulu #endif
213*91f16700Schasinglulu 
214*91f16700Schasinglulu #define SEC_SRAM_ID			0
215*91f16700Schasinglulu #define SEC_DRAM_ID			1
216*91f16700Schasinglulu 
217*91f16700Schasinglulu #if RPI3_BL32_RAM_LOCATION_ID == SEC_SRAM_ID
218*91f16700Schasinglulu # define BL32_MEM_BASE			BL_RAM_BASE
219*91f16700Schasinglulu # define BL32_MEM_SIZE			BL_RAM_SIZE
220*91f16700Schasinglulu # define BL32_BASE			BL32_SRAM_BASE
221*91f16700Schasinglulu # define BL32_LIMIT			BL32_SRAM_LIMIT
222*91f16700Schasinglulu #elif RPI3_BL32_RAM_LOCATION_ID == SEC_DRAM_ID
223*91f16700Schasinglulu # define BL32_MEM_BASE			SEC_DRAM0_BASE
224*91f16700Schasinglulu # define BL32_MEM_SIZE			SEC_DRAM0_SIZE
225*91f16700Schasinglulu # define BL32_BASE			BL32_DRAM_BASE
226*91f16700Schasinglulu # define BL32_LIMIT			BL32_DRAM_LIMIT
227*91f16700Schasinglulu #else
228*91f16700Schasinglulu # error "Unsupported RPI3_BL32_RAM_LOCATION_ID value"
229*91f16700Schasinglulu #endif
230*91f16700Schasinglulu #define BL32_SIZE			(BL32_LIMIT - BL32_BASE)
231*91f16700Schasinglulu 
232*91f16700Schasinglulu #ifdef SPD_none
233*91f16700Schasinglulu #undef BL32_BASE
234*91f16700Schasinglulu #endif /* SPD_none */
235*91f16700Schasinglulu 
236*91f16700Schasinglulu /*
237*91f16700Schasinglulu  * Other memory-related defines.
238*91f16700Schasinglulu  */
239*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 32)
240*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 32)
241*91f16700Schasinglulu 
242*91f16700Schasinglulu #define MAX_MMAP_REGIONS		8
243*91f16700Schasinglulu #define MAX_XLAT_TABLES			4
244*91f16700Schasinglulu 
245*91f16700Schasinglulu #define MAX_IO_DEVICES			U(3)
246*91f16700Schasinglulu #define MAX_IO_HANDLES			U(4)
247*91f16700Schasinglulu 
248*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES		U(1)
249*91f16700Schasinglulu 
250*91f16700Schasinglulu /*
251*91f16700Schasinglulu  * Serial-related constants.
252*91f16700Schasinglulu  */
253*91f16700Schasinglulu #define PLAT_RPI_MINI_UART_BASE		RPI3_MINI_UART_BASE
254*91f16700Schasinglulu #define PLAT_RPI_PL011_UART_BASE	RPI3_PL011_UART_BASE
255*91f16700Schasinglulu #define PLAT_RPI_PL011_UART_CLOCK	RPI3_PL011_UART_CLOCK
256*91f16700Schasinglulu #define PLAT_RPI_UART_BAUDRATE		ULL(115200)
257*91f16700Schasinglulu 
258*91f16700Schasinglulu /*
259*91f16700Schasinglulu  * System counter
260*91f16700Schasinglulu  */
261*91f16700Schasinglulu #define SYS_COUNTER_FREQ_IN_TICKS	ULL(19200000)
262*91f16700Schasinglulu 
263*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
264