1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef DRAM_REGS_H 8*91f16700Schasinglulu #define DRAM_REGS_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #define CTL_REG_NUM 332 11*91f16700Schasinglulu #define PHY_REG_NUM 959 12*91f16700Schasinglulu #define PI_REG_NUM 200 13*91f16700Schasinglulu 14*91f16700Schasinglulu #define MSCH_ID_COREID 0x0 15*91f16700Schasinglulu #define MSCH_ID_REVISIONID 0x4 16*91f16700Schasinglulu #define MSCH_DEVICECONF 0x8 17*91f16700Schasinglulu #define MSCH_DEVICESIZE 0xc 18*91f16700Schasinglulu #define MSCH_DDRTIMINGA0 0x10 19*91f16700Schasinglulu #define MSCH_DDRTIMINGB0 0x14 20*91f16700Schasinglulu #define MSCH_DDRTIMINGC0 0x18 21*91f16700Schasinglulu #define MSCH_DEVTODEV0 0x1c 22*91f16700Schasinglulu #define MSCH_DDRMODE 0x110 23*91f16700Schasinglulu #define MSCH_AGINGX0 0x1000 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define CIC_CTRL0 0x0 26*91f16700Schasinglulu #define CIC_CTRL1 0x4 27*91f16700Schasinglulu #define CIC_IDLE_TH 0x8 28*91f16700Schasinglulu #define CIC_CG_WAIT_TH 0xc 29*91f16700Schasinglulu #define CIC_STATUS0 0x10 30*91f16700Schasinglulu #define CIC_STATUS1 0x14 31*91f16700Schasinglulu #define CIC_CTRL2 0x18 32*91f16700Schasinglulu #define CIC_CTRL3 0x1c 33*91f16700Schasinglulu #define CIC_CTRL4 0x20 34*91f16700Schasinglulu 35*91f16700Schasinglulu /* DENALI_CTL_00 */ 36*91f16700Schasinglulu #define START 1 37*91f16700Schasinglulu 38*91f16700Schasinglulu /* DENALI_CTL_68 */ 39*91f16700Schasinglulu #define PWRUP_SREFRESH_EXIT (1 << 16) 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* DENALI_CTL_274 */ 42*91f16700Schasinglulu #define MEM_RST_VALID 1 43*91f16700Schasinglulu 44*91f16700Schasinglulu #define PHY_DRV_ODT_Hi_Z 0x0 45*91f16700Schasinglulu #define PHY_DRV_ODT_240 0x1 46*91f16700Schasinglulu #define PHY_DRV_ODT_120 0x8 47*91f16700Schasinglulu #define PHY_DRV_ODT_80 0x9 48*91f16700Schasinglulu #define PHY_DRV_ODT_60 0xc 49*91f16700Schasinglulu #define PHY_DRV_ODT_48 0xd 50*91f16700Schasinglulu #define PHY_DRV_ODT_40 0xe 51*91f16700Schasinglulu #define PHY_DRV_ODT_34_3 0xf 52*91f16700Schasinglulu 53*91f16700Schasinglulu /* 54*91f16700Schasinglulu * sys_reg bitfield struct 55*91f16700Schasinglulu * [31] row_3_4_ch1 56*91f16700Schasinglulu * [30] row_3_4_ch0 57*91f16700Schasinglulu * [29:28] chinfo 58*91f16700Schasinglulu * [27] rank_ch1 59*91f16700Schasinglulu * [26:25] col_ch1 60*91f16700Schasinglulu * [24] bk_ch1 61*91f16700Schasinglulu * [23:22] cs0_row_ch1 62*91f16700Schasinglulu * [21:20] cs1_row_ch1 63*91f16700Schasinglulu * [19:18] bw_ch1 64*91f16700Schasinglulu * [17:16] dbw_ch1; 65*91f16700Schasinglulu * [15:13] ddrtype 66*91f16700Schasinglulu * [12] channelnum 67*91f16700Schasinglulu * [11] rank_ch0 68*91f16700Schasinglulu * [10:9] col_ch0 69*91f16700Schasinglulu * [8] bk_ch0 70*91f16700Schasinglulu * [7:6] cs0_row_ch0 71*91f16700Schasinglulu * [5:4] cs1_row_ch0 72*91f16700Schasinglulu * [3:2] bw_ch0 73*91f16700Schasinglulu * [1:0] dbw_ch0 74*91f16700Schasinglulu */ 75*91f16700Schasinglulu #define SYS_REG_ENC_ROW_3_4(n, ch) ((n) << (30 + (ch))) 76*91f16700Schasinglulu #define SYS_REG_DEC_ROW_3_4(n, ch) (((n) >> (30 + (ch))) & 0x1) 77*91f16700Schasinglulu #define SYS_REG_ENC_CHINFO(ch) (1 << (28 + (ch))) 78*91f16700Schasinglulu #define SYS_REG_DEC_CHINFO(n, ch) (((n) >> (28 + (ch))) & 0x1) 79*91f16700Schasinglulu #define SYS_REG_ENC_DDRTYPE(n) ((n) << 13) 80*91f16700Schasinglulu #define SYS_REG_DEC_DDRTYPE(n) (((n) >> 13) & 0x7) 81*91f16700Schasinglulu #define SYS_REG_ENC_NUM_CH(n) (((n) - 1) << 12) 82*91f16700Schasinglulu #define SYS_REG_DEC_NUM_CH(n) (1 + (((n) >> 12) & 0x1)) 83*91f16700Schasinglulu #define SYS_REG_ENC_RANK(n, ch) (((n) - 1) << (11 + (ch) * 16)) 84*91f16700Schasinglulu #define SYS_REG_DEC_RANK(n, ch) (1 + (((n) >> (11 + (ch) * 16)) & 0x1)) 85*91f16700Schasinglulu #define SYS_REG_ENC_COL(n, ch) (((n) - 9) << (9 + (ch) * 16)) 86*91f16700Schasinglulu #define SYS_REG_DEC_COL(n, ch) (9 + (((n) >> (9 + (ch) * 16)) & 0x3)) 87*91f16700Schasinglulu #define SYS_REG_ENC_BK(n, ch) (((n) == 3 ? 0 : 1) << (8 + (ch) * 16)) 88*91f16700Schasinglulu #define SYS_REG_DEC_BK(n, ch) (3 - (((n) >> (8 + (ch) * 16)) & 0x1)) 89*91f16700Schasinglulu #define SYS_REG_ENC_CS0_ROW(n, ch) (((n) - 13) << (6 + (ch) * 16)) 90*91f16700Schasinglulu #define SYS_REG_DEC_CS0_ROW(n, ch) (13 + (((n) >> (6 + (ch) * 16)) & 0x3)) 91*91f16700Schasinglulu #define SYS_REG_ENC_CS1_ROW(n, ch) (((n) - 13) << (4 + (ch) * 16)) 92*91f16700Schasinglulu #define SYS_REG_DEC_CS1_ROW(n, ch) (13 + (((n) >> (4 + (ch) * 16)) & 0x3)) 93*91f16700Schasinglulu #define SYS_REG_ENC_BW(n, ch) ((2 >> (n)) << (2 + (ch) * 16)) 94*91f16700Schasinglulu #define SYS_REG_DEC_BW(n, ch) (2 >> (((n) >> (2 + (ch) * 16)) & 0x3)) 95*91f16700Schasinglulu #define SYS_REG_ENC_DBW(n, ch) ((2 >> (n)) << (0 + (ch) * 16)) 96*91f16700Schasinglulu #define SYS_REG_DEC_DBW(n, ch) (2 >> (((n) >> (0 + (ch) * 16)) & 0x3)) 97*91f16700Schasinglulu #define DDR_STRIDE(n) mmio_write_32(SGRF_BASE + SGRF_SOC_CON3_7(4), \ 98*91f16700Schasinglulu (0x1f<<(10+16))|((n)<<10)) 99*91f16700Schasinglulu 100*91f16700Schasinglulu #endif /* DRAM_REGS_H */ 101