1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef ADDRESSMAP_SHARED_H 8*91f16700Schasinglulu #define ADDRESSMAP_SHARED_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #define SIZE_K(n) ((n) * 1024) 11*91f16700Schasinglulu #define SIZE_M(n) ((n) * 1024 * 1024) 12*91f16700Schasinglulu #define SRAM_TEXT_LIMIT (4 * 1024) 13*91f16700Schasinglulu #define SRAM_DATA_LIMIT (4 * 1024) 14*91f16700Schasinglulu #define SRAM_BIN_LIMIT (4 * 1024) 15*91f16700Schasinglulu 16*91f16700Schasinglulu /* 17*91f16700Schasinglulu * The parts of the shared defined registers address with AP and M0, 18*91f16700Schasinglulu * let's note and mark the previous defines like this: 19*91f16700Schasinglulu */ 20*91f16700Schasinglulu #define GIC500_BASE (MMIO_BASE + 0x06E00000) 21*91f16700Schasinglulu #define UART0_BASE (MMIO_BASE + 0x07180000) 22*91f16700Schasinglulu #define UART1_BASE (MMIO_BASE + 0x07190000) 23*91f16700Schasinglulu #define UART2_BASE (MMIO_BASE + 0x071A0000) 24*91f16700Schasinglulu #define UART3_BASE (MMIO_BASE + 0x071B0000) 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define PMU_BASE (MMIO_BASE + 0x07310000) 27*91f16700Schasinglulu #define PMUGRF_BASE (MMIO_BASE + 0x07320000) 28*91f16700Schasinglulu #define SGRF_BASE (MMIO_BASE + 0x07330000) 29*91f16700Schasinglulu #define PMUSRAM_BASE (MMIO_BASE + 0x073B0000) 30*91f16700Schasinglulu #define PWM_BASE (MMIO_BASE + 0x07420000) 31*91f16700Schasinglulu 32*91f16700Schasinglulu #define CIC_BASE (MMIO_BASE + 0x07620000) 33*91f16700Schasinglulu #define PD_BUS0_BASE (MMIO_BASE + 0x07650000) 34*91f16700Schasinglulu #define DCF_BASE (MMIO_BASE + 0x076A0000) 35*91f16700Schasinglulu #define GPIO0_BASE (MMIO_BASE + 0x07720000) 36*91f16700Schasinglulu #define GPIO1_BASE (MMIO_BASE + 0x07730000) 37*91f16700Schasinglulu #define PMUCRU_BASE (MMIO_BASE + 0x07750000) 38*91f16700Schasinglulu #define CRU_BASE (MMIO_BASE + 0x07760000) 39*91f16700Schasinglulu #define GRF_BASE (MMIO_BASE + 0x07770000) 40*91f16700Schasinglulu #define GPIO2_BASE (MMIO_BASE + 0x07780000) 41*91f16700Schasinglulu #define GPIO3_BASE (MMIO_BASE + 0x07788000) 42*91f16700Schasinglulu #define GPIO4_BASE (MMIO_BASE + 0x07790000) 43*91f16700Schasinglulu #define WDT1_BASE (MMIO_BASE + 0x07840000) 44*91f16700Schasinglulu #define WDT0_BASE (MMIO_BASE + 0x07848000) 45*91f16700Schasinglulu #define TIMER_BASE (MMIO_BASE + 0x07850000) 46*91f16700Schasinglulu #define STIME_BASE (MMIO_BASE + 0x07860000) 47*91f16700Schasinglulu #define SRAM_BASE (MMIO_BASE + 0x078C0000) 48*91f16700Schasinglulu #define SERVICE_NOC_0_BASE (MMIO_BASE + 0x07A50000) 49*91f16700Schasinglulu #define DDRC0_BASE (MMIO_BASE + 0x07A80000) 50*91f16700Schasinglulu #define SERVICE_NOC_1_BASE (MMIO_BASE + 0x07A84000) 51*91f16700Schasinglulu #define DDRC1_BASE (MMIO_BASE + 0x07A88000) 52*91f16700Schasinglulu #define SERVICE_NOC_2_BASE (MMIO_BASE + 0x07A8C000) 53*91f16700Schasinglulu #define SERVICE_NOC_3_BASE (MMIO_BASE + 0x07A90000) 54*91f16700Schasinglulu #define CCI500_BASE (MMIO_BASE + 0x07B00000) 55*91f16700Schasinglulu #define COLD_BOOT_BASE (MMIO_BASE + 0x07FF0000) 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* Registers size */ 58*91f16700Schasinglulu #define GIC500_SIZE SIZE_M(2) 59*91f16700Schasinglulu #define UART0_SIZE SIZE_K(64) 60*91f16700Schasinglulu #define UART1_SIZE SIZE_K(64) 61*91f16700Schasinglulu #define UART2_SIZE SIZE_K(64) 62*91f16700Schasinglulu #define UART3_SIZE SIZE_K(64) 63*91f16700Schasinglulu #define PMU_SIZE SIZE_K(64) 64*91f16700Schasinglulu #define PMUGRF_SIZE SIZE_K(64) 65*91f16700Schasinglulu #define SGRF_SIZE SIZE_K(64) 66*91f16700Schasinglulu #define PMUSRAM_SIZE SIZE_K(64) 67*91f16700Schasinglulu #define PMUSRAM_RSIZE SIZE_K(8) 68*91f16700Schasinglulu #define PWM_SIZE SIZE_K(64) 69*91f16700Schasinglulu #define CIC_SIZE SIZE_K(4) 70*91f16700Schasinglulu #define DCF_SIZE SIZE_K(4) 71*91f16700Schasinglulu #define GPIO0_SIZE SIZE_K(64) 72*91f16700Schasinglulu #define GPIO1_SIZE SIZE_K(64) 73*91f16700Schasinglulu #define PMUCRU_SIZE SIZE_K(64) 74*91f16700Schasinglulu #define CRU_SIZE SIZE_K(64) 75*91f16700Schasinglulu #define GRF_SIZE SIZE_K(64) 76*91f16700Schasinglulu #define GPIO2_SIZE SIZE_K(32) 77*91f16700Schasinglulu #define GPIO3_SIZE SIZE_K(32) 78*91f16700Schasinglulu #define GPIO4_SIZE SIZE_K(32) 79*91f16700Schasinglulu #define STIME_SIZE SIZE_K(64) 80*91f16700Schasinglulu #define SRAM_SIZE SIZE_K(192) 81*91f16700Schasinglulu #define SERVICE_NOC_0_SIZE SIZE_K(192) 82*91f16700Schasinglulu #define DDRC0_SIZE SIZE_K(32) 83*91f16700Schasinglulu #define SERVICE_NOC_1_SIZE SIZE_K(16) 84*91f16700Schasinglulu #define DDRC1_SIZE SIZE_K(32) 85*91f16700Schasinglulu #define SERVICE_NOC_2_SIZE SIZE_K(16) 86*91f16700Schasinglulu #define SERVICE_NOC_3_SIZE SIZE_K(448) 87*91f16700Schasinglulu #define CCI500_SIZE SIZE_M(1) 88*91f16700Schasinglulu #define PD_BUS0_SIZE SIZE_K(448) 89*91f16700Schasinglulu 90*91f16700Schasinglulu /* DDR Registers address */ 91*91f16700Schasinglulu #define CTL_BASE(ch) (DDRC0_BASE + (ch) * 0x8000) 92*91f16700Schasinglulu #define CTL_REG(ch, n) (CTL_BASE(ch) + (n) * 0x4) 93*91f16700Schasinglulu 94*91f16700Schasinglulu #define PI_OFFSET 0x800 95*91f16700Schasinglulu #define PI_BASE(ch) (CTL_BASE(ch) + PI_OFFSET) 96*91f16700Schasinglulu #define PI_REG(ch, n) (PI_BASE(ch) + (n) * 0x4) 97*91f16700Schasinglulu 98*91f16700Schasinglulu #define PHY_OFFSET 0x2000 99*91f16700Schasinglulu #define PHY_BASE(ch) (CTL_BASE(ch) + PHY_OFFSET) 100*91f16700Schasinglulu #define PHY_REG(ch, n) (PHY_BASE(ch) + (n) * 0x4) 101*91f16700Schasinglulu 102*91f16700Schasinglulu #define MSCH_BASE(ch) (SERVICE_NOC_1_BASE + (ch) * 0x8000) 103*91f16700Schasinglulu 104*91f16700Schasinglulu #endif /* ADDRESSMAP_SHARED_H */ 105