1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef SECURE_H 8*91f16700Schasinglulu #define SECURE_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu /************************************************** 11*91f16700Schasinglulu * sgrf reg, offset 12*91f16700Schasinglulu **************************************************/ 13*91f16700Schasinglulu #define SGRF_SOC_CON0_1(n) (0xc000 + (n) * 4) 14*91f16700Schasinglulu #define SGRF_SOC_CON3_7(n) (0xe00c + ((n) - 3) * 4) 15*91f16700Schasinglulu #define SGRF_SOC_CON8_15(n) (0x8020 + ((n) - 8) * 4) 16*91f16700Schasinglulu #define SGRF_SOC_CON(n) (n < 3 ? SGRF_SOC_CON0_1(n) :\ 17*91f16700Schasinglulu (n < 8 ? SGRF_SOC_CON3_7(n) :\ 18*91f16700Schasinglulu SGRF_SOC_CON8_15(n))) 19*91f16700Schasinglulu 20*91f16700Schasinglulu #define SGRF_PMU_SLV_CON0_1(n) (0xc240 + ((n) - 0) * 4) 21*91f16700Schasinglulu #define SGRF_SLV_SECURE_CON0_4(n) (0xe3c0 + ((n) - 0) * 4) 22*91f16700Schasinglulu #define SGRF_DDRRGN_CON0_16(n) ((n) * 4) 23*91f16700Schasinglulu #define SGRF_DDRRGN_CON20_34(n) (0x50 + ((n) - 20) * 4) 24*91f16700Schasinglulu 25*91f16700Schasinglulu /* All of master in ns */ 26*91f16700Schasinglulu #define SGRF_SOC_ALLMST_NS 0xffff 27*91f16700Schasinglulu 28*91f16700Schasinglulu /* security config for slave */ 29*91f16700Schasinglulu #define SGRF_SLV_S_WMSK 0xffff0000 30*91f16700Schasinglulu #define SGRF_SLV_S_ALL_NS 0x0 31*91f16700Schasinglulu 32*91f16700Schasinglulu /* security config pmu slave ip */ 33*91f16700Schasinglulu /* All of slaves is ns */ 34*91f16700Schasinglulu #define SGRF_PMU_SLV_S_NS BIT_WITH_WMSK(0) 35*91f16700Schasinglulu /* slaves secure attr is configured */ 36*91f16700Schasinglulu #define SGRF_PMU_SLV_S_CFGED WMSK_BIT(0) 37*91f16700Schasinglulu #define SGRF_PMU_SLV_CRYPTO1_NS WMSK_BIT(1) 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define SGRF_PMUSRAM_S BIT(8) 40*91f16700Schasinglulu 41*91f16700Schasinglulu #define SGRF_INTSRAM_S BIT(13) 42*91f16700Schasinglulu 43*91f16700Schasinglulu /* ddr region */ 44*91f16700Schasinglulu #define SGRF_DDR_RGN_0_16_WMSK 0x0fff /* DDR RGN 0~16 size mask */ 45*91f16700Schasinglulu 46*91f16700Schasinglulu #define SGRF_DDR_RGN_DPLL_CLK BIT_WITH_WMSK(15) /* DDR PLL output clock */ 47*91f16700Schasinglulu #define SGRF_DDR_RGN_RTC_CLK BIT_WITH_WMSK(14) /* 32K clock for DDR PLL */ 48*91f16700Schasinglulu 49*91f16700Schasinglulu /* All security of the DDR RGNs are bypass */ 50*91f16700Schasinglulu #define SGRF_DDR_RGN_BYPS BIT_WITH_WMSK(9) 51*91f16700Schasinglulu /* All security of the DDR RGNs are not bypass */ 52*91f16700Schasinglulu #define SGRF_DDR_RGN_NO_BYPS WMSK_BIT(9) 53*91f16700Schasinglulu 54*91f16700Schasinglulu /* The MST access the ddr rgn n with secure attribution */ 55*91f16700Schasinglulu #define SGRF_L_MST_S_DDR_RGN(n) BIT_WITH_WMSK((n)) 56*91f16700Schasinglulu /* bits[16:8]*/ 57*91f16700Schasinglulu #define SGRF_H_MST_S_DDR_RGN(n) BIT_WITH_WMSK((n) + 8) 58*91f16700Schasinglulu 59*91f16700Schasinglulu #define SGRF_PMU_CON0 0x0c100 60*91f16700Schasinglulu #define SGRF_PMU_CON(n) (SGRF_PMU_CON0 + (n) * 4) 61*91f16700Schasinglulu 62*91f16700Schasinglulu /************************************************** 63*91f16700Schasinglulu * secure timer 64*91f16700Schasinglulu **************************************************/ 65*91f16700Schasinglulu /* chanal0~5 */ 66*91f16700Schasinglulu #define STIMER0_CHN_BASE(n) (STIME_BASE + 0x20 * (n)) 67*91f16700Schasinglulu /* chanal6~11 */ 68*91f16700Schasinglulu #define STIMER1_CHN_BASE(n) (STIME_BASE + 0x8000 + 0x20 * (n)) 69*91f16700Schasinglulu 70*91f16700Schasinglulu /* low 32 bits */ 71*91f16700Schasinglulu #define TIMER_END_COUNT0 0x00 72*91f16700Schasinglulu /* high 32 bits */ 73*91f16700Schasinglulu #define TIMER_END_COUNT1 0x04 74*91f16700Schasinglulu 75*91f16700Schasinglulu #define TIMER_CURRENT_VALUE0 0x08 76*91f16700Schasinglulu #define TIMER_CURRENT_VALUE1 0x0C 77*91f16700Schasinglulu 78*91f16700Schasinglulu /* low 32 bits */ 79*91f16700Schasinglulu #define TIMER_INIT_COUNT0 0x10 80*91f16700Schasinglulu /* high 32 bits */ 81*91f16700Schasinglulu #define TIMER_INIT_COUNT1 0x14 82*91f16700Schasinglulu 83*91f16700Schasinglulu #define TIMER_INTSTATUS 0x18 84*91f16700Schasinglulu #define TIMER_CONTROL_REG 0x1c 85*91f16700Schasinglulu 86*91f16700Schasinglulu #define TIMER_EN 0x1 87*91f16700Schasinglulu 88*91f16700Schasinglulu #define TIMER_FMODE (0x0 << 1) 89*91f16700Schasinglulu #define TIMER_RMODE (0x1 << 1) 90*91f16700Schasinglulu 91*91f16700Schasinglulu /************************************************** 92*91f16700Schasinglulu * secure WDT 93*91f16700Schasinglulu **************************************************/ 94*91f16700Schasinglulu #define PCLK_WDT_CA53_GATE_SHIFT 8 95*91f16700Schasinglulu #define PCLK_WDT_CM0_GATE_SHIFT 10 96*91f16700Schasinglulu 97*91f16700Schasinglulu /* export secure operating APIs */ 98*91f16700Schasinglulu void secure_watchdog_gate(void); 99*91f16700Schasinglulu __pmusramfunc void secure_watchdog_ungate(void); 100*91f16700Schasinglulu void secure_timer_init(void); 101*91f16700Schasinglulu void secure_sgrf_init(void); 102*91f16700Schasinglulu void secure_sgrf_ddr_rgn_init(void); 103*91f16700Schasinglulu __pmusramfunc void sram_secure_timer_init(void); 104*91f16700Schasinglulu 105*91f16700Schasinglulu #endif /* SECURE_H */ 106