1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> 8*91f16700Schasinglulu #include <string.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <lib/utils.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <dram.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include "dram_spec_timing.h" 15*91f16700Schasinglulu 16*91f16700Schasinglulu static const uint8_t ddr3_cl_cwl[][7] = { 17*91f16700Schasinglulu /* 18*91f16700Schasinglulu * speed 0~330 331 ~ 400 401 ~ 533 534~666 667~800 801~933 934~1066 19*91f16700Schasinglulu * tCK>3 2.5~3 1.875~2.5 1.5~1.875 1.25~1.5 1.07~1.25 0.938~1.07 20*91f16700Schasinglulu * cl<<4, cwl cl<<4, cwl cl<<4, cwl 21*91f16700Schasinglulu */ 22*91f16700Schasinglulu /* DDR3_800D (5-5-5) */ 23*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), 0, 0, 0, 0, 0}, 24*91f16700Schasinglulu /* DDR3_800E (6-6-6) */ 25*91f16700Schasinglulu {((5 << 4) | 5), ((6 << 4) | 5), 0, 0, 0, 0, 0}, 26*91f16700Schasinglulu /* DDR3_1066E (6-6-6) */ 27*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), 0, 0, 0, 0}, 28*91f16700Schasinglulu /* DDR3_1066F (7-7-7) */ 29*91f16700Schasinglulu {((5 << 4) | 5), ((6 << 4) | 5), ((7 << 4) | 6), 0, 0, 0, 0}, 30*91f16700Schasinglulu /* DDR3_1066G (8-8-8) */ 31*91f16700Schasinglulu {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), 0, 0, 0, 0}, 32*91f16700Schasinglulu /* DDR3_1333F (7-7-7) */ 33*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((7 << 4) | 7), 34*91f16700Schasinglulu 0, 0, 0}, 35*91f16700Schasinglulu /* DDR3_1333G (8-8-8) */ 36*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((8 << 4) | 7), 37*91f16700Schasinglulu 0, 0, 0}, 38*91f16700Schasinglulu /* DDR3_1333H (9-9-9) */ 39*91f16700Schasinglulu {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((9 << 4) | 7), 40*91f16700Schasinglulu 0, 0, 0}, 41*91f16700Schasinglulu /* DDR3_1333J (10-10-10) */ 42*91f16700Schasinglulu {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7), 43*91f16700Schasinglulu 0, 0, 0}, 44*91f16700Schasinglulu /* DDR3_1600G (8-8-8) */ 45*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((7 << 4) | 7), 46*91f16700Schasinglulu ((8 << 4) | 8), 0, 0}, 47*91f16700Schasinglulu /* DDR3_1600H (9-9-9) */ 48*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((8 << 4) | 7), 49*91f16700Schasinglulu ((9 << 4) | 8), 0, 0}, 50*91f16700Schasinglulu /* DDR3_1600J (10-10-10) */ 51*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7), 52*91f16700Schasinglulu ((10 << 4) | 8), 0, 0}, 53*91f16700Schasinglulu /* DDR3_1600K (11-11-11) */ 54*91f16700Schasinglulu {((5 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7), 55*91f16700Schasinglulu ((11 << 4) | 8), 0, 0}, 56*91f16700Schasinglulu /* DDR3_1866J (10-10-10) */ 57*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((8 << 4) | 7), 58*91f16700Schasinglulu ((9 << 4) | 8), ((11 << 4) | 9), 0}, 59*91f16700Schasinglulu /* DDR3_1866K (11-11-11) */ 60*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((8 << 4) | 7), 61*91f16700Schasinglulu ((10 << 4) | 8), ((11 << 4) | 9), 0}, 62*91f16700Schasinglulu /* DDR3_1866L (12-12-12) */ 63*91f16700Schasinglulu {((6 << 4) | 5), ((6 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7), 64*91f16700Schasinglulu ((11 << 4) | 8), ((12 << 4) | 9), 0}, 65*91f16700Schasinglulu /* DDR3_1866M (13-13-13) */ 66*91f16700Schasinglulu {((6 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7), 67*91f16700Schasinglulu ((11 << 4) | 8), ((13 << 4) | 9), 0}, 68*91f16700Schasinglulu /* DDR3_2133K (11-11-11) */ 69*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((7 << 4) | 7), 70*91f16700Schasinglulu ((9 << 4) | 8), ((10 << 4) | 9), ((11 << 4) | 10)}, 71*91f16700Schasinglulu /* DDR3_2133L (12-12-12) */ 72*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((6 << 4) | 6), ((8 << 4) | 7), 73*91f16700Schasinglulu ((9 << 4) | 8), ((11 << 4) | 9), ((12 << 4) | 10)}, 74*91f16700Schasinglulu /* DDR3_2133M (13-13-13) */ 75*91f16700Schasinglulu {((5 << 4) | 5), ((5 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7), 76*91f16700Schasinglulu ((10 << 4) | 8), ((12 << 4) | 9), ((13 << 4) | 10)}, 77*91f16700Schasinglulu /* DDR3_2133N (14-14-14) */ 78*91f16700Schasinglulu {((6 << 4) | 5), ((6 << 4) | 5), ((7 << 4) | 6), ((9 << 4) | 7), 79*91f16700Schasinglulu ((11 << 4) | 8), ((13 << 4) | 9), ((14 << 4) | 10)}, 80*91f16700Schasinglulu /* DDR3_DEFAULT */ 81*91f16700Schasinglulu {((6 << 4) | 5), ((6 << 4) | 5), ((8 << 4) | 6), ((10 << 4) | 7), 82*91f16700Schasinglulu ((11 << 4) | 8), ((13 << 4) | 9), ((14 << 4) | 10)} 83*91f16700Schasinglulu }; 84*91f16700Schasinglulu 85*91f16700Schasinglulu static const uint16_t ddr3_trc_tfaw[] = { 86*91f16700Schasinglulu /* tRC tFAW */ 87*91f16700Schasinglulu ((50 << 8) | 50), /* DDR3_800D (5-5-5) */ 88*91f16700Schasinglulu ((53 << 8) | 50), /* DDR3_800E (6-6-6) */ 89*91f16700Schasinglulu 90*91f16700Schasinglulu ((49 << 8) | 50), /* DDR3_1066E (6-6-6) */ 91*91f16700Schasinglulu ((51 << 8) | 50), /* DDR3_1066F (7-7-7) */ 92*91f16700Schasinglulu ((53 << 8) | 50), /* DDR3_1066G (8-8-8) */ 93*91f16700Schasinglulu 94*91f16700Schasinglulu ((47 << 8) | 45), /* DDR3_1333F (7-7-7) */ 95*91f16700Schasinglulu ((48 << 8) | 45), /* DDR3_1333G (8-8-8) */ 96*91f16700Schasinglulu ((50 << 8) | 45), /* DDR3_1333H (9-9-9) */ 97*91f16700Schasinglulu ((51 << 8) | 45), /* DDR3_1333J (10-10-10) */ 98*91f16700Schasinglulu 99*91f16700Schasinglulu ((45 << 8) | 40), /* DDR3_1600G (8-8-8) */ 100*91f16700Schasinglulu ((47 << 8) | 40), /* DDR3_1600H (9-9-9)*/ 101*91f16700Schasinglulu ((48 << 8) | 40), /* DDR3_1600J (10-10-10) */ 102*91f16700Schasinglulu ((49 << 8) | 40), /* DDR3_1600K (11-11-11) */ 103*91f16700Schasinglulu 104*91f16700Schasinglulu ((45 << 8) | 35), /* DDR3_1866J (10-10-10) */ 105*91f16700Schasinglulu ((46 << 8) | 35), /* DDR3_1866K (11-11-11) */ 106*91f16700Schasinglulu ((47 << 8) | 35), /* DDR3_1866L (12-12-12) */ 107*91f16700Schasinglulu ((48 << 8) | 35), /* DDR3_1866M (13-13-13) */ 108*91f16700Schasinglulu 109*91f16700Schasinglulu ((44 << 8) | 35), /* DDR3_2133K (11-11-11) */ 110*91f16700Schasinglulu ((45 << 8) | 35), /* DDR3_2133L (12-12-12) */ 111*91f16700Schasinglulu ((46 << 8) | 35), /* DDR3_2133M (13-13-13) */ 112*91f16700Schasinglulu ((47 << 8) | 35), /* DDR3_2133N (14-14-14) */ 113*91f16700Schasinglulu 114*91f16700Schasinglulu ((53 << 8) | 50) /* DDR3_DEFAULT */ 115*91f16700Schasinglulu }; 116*91f16700Schasinglulu 117*91f16700Schasinglulu static uint32_t get_max_speed_rate(struct timing_related_config *timing_config) 118*91f16700Schasinglulu { 119*91f16700Schasinglulu if (timing_config->ch_cnt > 1) 120*91f16700Schasinglulu return max(timing_config->dram_info[0].speed_rate, 121*91f16700Schasinglulu timing_config->dram_info[1].speed_rate); 122*91f16700Schasinglulu else 123*91f16700Schasinglulu return timing_config->dram_info[0].speed_rate; 124*91f16700Schasinglulu } 125*91f16700Schasinglulu 126*91f16700Schasinglulu static uint32_t 127*91f16700Schasinglulu get_max_die_capability(struct timing_related_config *timing_config) 128*91f16700Schasinglulu { 129*91f16700Schasinglulu uint32_t die_cap = 0; 130*91f16700Schasinglulu uint32_t cs, ch; 131*91f16700Schasinglulu 132*91f16700Schasinglulu for (ch = 0; ch < timing_config->ch_cnt; ch++) { 133*91f16700Schasinglulu for (cs = 0; cs < timing_config->dram_info[ch].cs_cnt; cs++) { 134*91f16700Schasinglulu die_cap = max(die_cap, 135*91f16700Schasinglulu timing_config-> 136*91f16700Schasinglulu dram_info[ch].per_die_capability[cs]); 137*91f16700Schasinglulu } 138*91f16700Schasinglulu } 139*91f16700Schasinglulu return die_cap; 140*91f16700Schasinglulu } 141*91f16700Schasinglulu 142*91f16700Schasinglulu /* tRSTL, 100ns */ 143*91f16700Schasinglulu #define DDR3_TRSTL (100) 144*91f16700Schasinglulu /* trsth, 500us */ 145*91f16700Schasinglulu #define DDR3_TRSTH (500000) 146*91f16700Schasinglulu /* trefi, 7.8us */ 147*91f16700Schasinglulu #define DDR3_TREFI_7_8_US (7800) 148*91f16700Schasinglulu /* tWR, 15ns */ 149*91f16700Schasinglulu #define DDR3_TWR (15) 150*91f16700Schasinglulu /* tRTP, max(4 tCK,7.5ns) */ 151*91f16700Schasinglulu #define DDR3_TRTP (7) 152*91f16700Schasinglulu /* tRRD = max(4nCK, 10ns) */ 153*91f16700Schasinglulu #define DDR3_TRRD (10) 154*91f16700Schasinglulu /* tCK */ 155*91f16700Schasinglulu #define DDR3_TCCD (4) 156*91f16700Schasinglulu /*tWTR, max(4 tCK,7.5ns)*/ 157*91f16700Schasinglulu #define DDR3_TWTR (7) 158*91f16700Schasinglulu /* tCK */ 159*91f16700Schasinglulu #define DDR3_TRTW (0) 160*91f16700Schasinglulu /* tRAS, 37.5ns(400MHz) 37.5ns(533MHz) */ 161*91f16700Schasinglulu #define DDR3_TRAS (37) 162*91f16700Schasinglulu /* ns */ 163*91f16700Schasinglulu #define DDR3_TRFC_512MBIT (90) 164*91f16700Schasinglulu /* ns */ 165*91f16700Schasinglulu #define DDR3_TRFC_1GBIT (110) 166*91f16700Schasinglulu /* ns */ 167*91f16700Schasinglulu #define DDR3_TRFC_2GBIT (160) 168*91f16700Schasinglulu /* ns */ 169*91f16700Schasinglulu #define DDR3_TRFC_4GBIT (300) 170*91f16700Schasinglulu /* ns */ 171*91f16700Schasinglulu #define DDR3_TRFC_8GBIT (350) 172*91f16700Schasinglulu 173*91f16700Schasinglulu /*pd and sr*/ 174*91f16700Schasinglulu #define DDR3_TXP (7) /* tXP, max(3 tCK, 7.5ns)( < 933MHz) */ 175*91f16700Schasinglulu #define DDR3_TXPDLL (24) /* tXPDLL, max(10 tCK, 24ns) */ 176*91f16700Schasinglulu #define DDR3_TDLLK (512) /* tXSR, tDLLK=512 tCK */ 177*91f16700Schasinglulu #define DDR3_TCKE_400MHZ (7) /* tCKE, max(3 tCK,7.5ns)(400MHz) */ 178*91f16700Schasinglulu #define DDR3_TCKE_533MHZ (6) /* tCKE, max(3 tCK,5.625ns)(533MHz) */ 179*91f16700Schasinglulu #define DDR3_TCKSRE (10) /* tCKSRX, max(5 tCK, 10ns) */ 180*91f16700Schasinglulu 181*91f16700Schasinglulu /*mode register timing*/ 182*91f16700Schasinglulu #define DDR3_TMOD (15) /* tMOD, max(12 tCK,15ns) */ 183*91f16700Schasinglulu #define DDR3_TMRD (4) /* tMRD, 4 tCK */ 184*91f16700Schasinglulu 185*91f16700Schasinglulu /* ZQ */ 186*91f16700Schasinglulu #define DDR3_TZQINIT (640) /* tZQinit, max(512 tCK, 640ns) */ 187*91f16700Schasinglulu #define DDR3_TZQCS (80) /* tZQCS, max(64 tCK, 80ns) */ 188*91f16700Schasinglulu #define DDR3_TZQOPER (320) /* tZQoper, max(256 tCK, 320ns) */ 189*91f16700Schasinglulu 190*91f16700Schasinglulu /* Write leveling */ 191*91f16700Schasinglulu #define DDR3_TWLMRD (40) /* tCK */ 192*91f16700Schasinglulu #define DDR3_TWLO (9) /* max 7.5ns */ 193*91f16700Schasinglulu #define DDR3_TWLDQSEN (25) /* tCK */ 194*91f16700Schasinglulu 195*91f16700Schasinglulu /* 196*91f16700Schasinglulu * Description: depend on input parameter "timing_config", 197*91f16700Schasinglulu * and calculate all ddr3 198*91f16700Schasinglulu * spec timing to "pdram_timing" 199*91f16700Schasinglulu * parameters: 200*91f16700Schasinglulu * input: timing_config 201*91f16700Schasinglulu * output: pdram_timing 202*91f16700Schasinglulu */ 203*91f16700Schasinglulu static void ddr3_get_parameter(struct timing_related_config *timing_config, 204*91f16700Schasinglulu struct dram_timing_t *pdram_timing) 205*91f16700Schasinglulu { 206*91f16700Schasinglulu uint32_t nmhz = timing_config->freq; 207*91f16700Schasinglulu uint32_t ddr_speed_bin = get_max_speed_rate(timing_config); 208*91f16700Schasinglulu uint32_t ddr_capability_per_die = get_max_die_capability(timing_config); 209*91f16700Schasinglulu uint32_t tmp; 210*91f16700Schasinglulu 211*91f16700Schasinglulu zeromem((void *)pdram_timing, sizeof(struct dram_timing_t)); 212*91f16700Schasinglulu pdram_timing->mhz = nmhz; 213*91f16700Schasinglulu pdram_timing->al = 0; 214*91f16700Schasinglulu pdram_timing->bl = timing_config->bl; 215*91f16700Schasinglulu if (nmhz <= 330) 216*91f16700Schasinglulu tmp = 0; 217*91f16700Schasinglulu else if (nmhz <= 400) 218*91f16700Schasinglulu tmp = 1; 219*91f16700Schasinglulu else if (nmhz <= 533) 220*91f16700Schasinglulu tmp = 2; 221*91f16700Schasinglulu else if (nmhz <= 666) 222*91f16700Schasinglulu tmp = 3; 223*91f16700Schasinglulu else if (nmhz <= 800) 224*91f16700Schasinglulu tmp = 4; 225*91f16700Schasinglulu else if (nmhz <= 933) 226*91f16700Schasinglulu tmp = 5; 227*91f16700Schasinglulu else 228*91f16700Schasinglulu tmp = 6; 229*91f16700Schasinglulu 230*91f16700Schasinglulu /* when dll bypss cl = cwl = 6 */ 231*91f16700Schasinglulu if (nmhz < 300) { 232*91f16700Schasinglulu pdram_timing->cl = 6; 233*91f16700Schasinglulu pdram_timing->cwl = 6; 234*91f16700Schasinglulu } else { 235*91f16700Schasinglulu pdram_timing->cl = (ddr3_cl_cwl[ddr_speed_bin][tmp] >> 4) & 0xf; 236*91f16700Schasinglulu pdram_timing->cwl = ddr3_cl_cwl[ddr_speed_bin][tmp] & 0xf; 237*91f16700Schasinglulu } 238*91f16700Schasinglulu 239*91f16700Schasinglulu switch (timing_config->dramds) { 240*91f16700Schasinglulu case 40: 241*91f16700Schasinglulu tmp = DDR3_DS_40; 242*91f16700Schasinglulu break; 243*91f16700Schasinglulu case 34: 244*91f16700Schasinglulu default: 245*91f16700Schasinglulu tmp = DDR3_DS_34; 246*91f16700Schasinglulu break; 247*91f16700Schasinglulu } 248*91f16700Schasinglulu 249*91f16700Schasinglulu if (timing_config->odt) 250*91f16700Schasinglulu switch (timing_config->dramodt) { 251*91f16700Schasinglulu case 60: 252*91f16700Schasinglulu pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_60; 253*91f16700Schasinglulu break; 254*91f16700Schasinglulu case 40: 255*91f16700Schasinglulu pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_40; 256*91f16700Schasinglulu break; 257*91f16700Schasinglulu case 120: 258*91f16700Schasinglulu pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_120; 259*91f16700Schasinglulu break; 260*91f16700Schasinglulu case 0: 261*91f16700Schasinglulu default: 262*91f16700Schasinglulu pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_DIS; 263*91f16700Schasinglulu break; 264*91f16700Schasinglulu } 265*91f16700Schasinglulu else 266*91f16700Schasinglulu pdram_timing->mr[1] = tmp | DDR3_RTT_NOM_DIS; 267*91f16700Schasinglulu 268*91f16700Schasinglulu pdram_timing->mr[2] = DDR3_MR2_CWL(pdram_timing->cwl); 269*91f16700Schasinglulu pdram_timing->mr[3] = 0; 270*91f16700Schasinglulu 271*91f16700Schasinglulu pdram_timing->trstl = ((DDR3_TRSTL * nmhz + 999) / 1000); 272*91f16700Schasinglulu pdram_timing->trsth = ((DDR3_TRSTH * nmhz + 999) / 1000); 273*91f16700Schasinglulu /* tREFI, average periodic refresh interval, 7.8us */ 274*91f16700Schasinglulu pdram_timing->trefi = ((DDR3_TREFI_7_8_US * nmhz + 999) / 1000); 275*91f16700Schasinglulu /* base timing */ 276*91f16700Schasinglulu pdram_timing->trcd = pdram_timing->cl; 277*91f16700Schasinglulu pdram_timing->trp = pdram_timing->cl; 278*91f16700Schasinglulu pdram_timing->trppb = pdram_timing->cl; 279*91f16700Schasinglulu tmp = ((DDR3_TWR * nmhz + 999) / 1000); 280*91f16700Schasinglulu pdram_timing->twr = tmp; 281*91f16700Schasinglulu pdram_timing->tdal = tmp + pdram_timing->trp; 282*91f16700Schasinglulu if (tmp < 9) { 283*91f16700Schasinglulu tmp = tmp - 4; 284*91f16700Schasinglulu } else { 285*91f16700Schasinglulu tmp += (tmp & 0x1) ? 1 : 0; 286*91f16700Schasinglulu tmp = tmp >> 1; 287*91f16700Schasinglulu } 288*91f16700Schasinglulu if (pdram_timing->bl == 4) 289*91f16700Schasinglulu pdram_timing->mr[0] = DDR3_BC4 290*91f16700Schasinglulu | DDR3_CL(pdram_timing->cl) 291*91f16700Schasinglulu | DDR3_WR(tmp); 292*91f16700Schasinglulu else 293*91f16700Schasinglulu pdram_timing->mr[0] = DDR3_BL8 294*91f16700Schasinglulu | DDR3_CL(pdram_timing->cl) 295*91f16700Schasinglulu | DDR3_WR(tmp); 296*91f16700Schasinglulu tmp = ((DDR3_TRTP * nmhz + (nmhz >> 1) + 999) / 1000); 297*91f16700Schasinglulu pdram_timing->trtp = max(4, tmp); 298*91f16700Schasinglulu pdram_timing->trc = 299*91f16700Schasinglulu (((ddr3_trc_tfaw[ddr_speed_bin] >> 8) * nmhz + 999) / 1000); 300*91f16700Schasinglulu tmp = ((DDR3_TRRD * nmhz + 999) / 1000); 301*91f16700Schasinglulu pdram_timing->trrd = max(4, tmp); 302*91f16700Schasinglulu pdram_timing->tccd = DDR3_TCCD; 303*91f16700Schasinglulu tmp = ((DDR3_TWTR * nmhz + (nmhz >> 1) + 999) / 1000); 304*91f16700Schasinglulu pdram_timing->twtr = max(4, tmp); 305*91f16700Schasinglulu pdram_timing->trtw = DDR3_TRTW; 306*91f16700Schasinglulu pdram_timing->tras_max = 9 * pdram_timing->trefi; 307*91f16700Schasinglulu pdram_timing->tras_min = ((DDR3_TRAS * nmhz + (nmhz >> 1) + 999) 308*91f16700Schasinglulu / 1000); 309*91f16700Schasinglulu pdram_timing->tfaw = 310*91f16700Schasinglulu (((ddr3_trc_tfaw[ddr_speed_bin] & 0x0ff) * nmhz + 999) 311*91f16700Schasinglulu / 1000); 312*91f16700Schasinglulu /* tRFC, 90ns(512Mb),110ns(1Gb),160ns(2Gb),300ns(4Gb),350ns(8Gb) */ 313*91f16700Schasinglulu if (ddr_capability_per_die <= 0x4000000) 314*91f16700Schasinglulu tmp = DDR3_TRFC_512MBIT; 315*91f16700Schasinglulu else if (ddr_capability_per_die <= 0x8000000) 316*91f16700Schasinglulu tmp = DDR3_TRFC_1GBIT; 317*91f16700Schasinglulu else if (ddr_capability_per_die <= 0x10000000) 318*91f16700Schasinglulu tmp = DDR3_TRFC_2GBIT; 319*91f16700Schasinglulu else if (ddr_capability_per_die <= 0x20000000) 320*91f16700Schasinglulu tmp = DDR3_TRFC_4GBIT; 321*91f16700Schasinglulu else 322*91f16700Schasinglulu tmp = DDR3_TRFC_8GBIT; 323*91f16700Schasinglulu pdram_timing->trfc = (tmp * nmhz + 999) / 1000; 324*91f16700Schasinglulu pdram_timing->txsnr = max(5, (((tmp + 10) * nmhz + 999) / 1000)); 325*91f16700Schasinglulu pdram_timing->tdqsck_max = 0; 326*91f16700Schasinglulu /*pd and sr*/ 327*91f16700Schasinglulu pdram_timing->txsr = DDR3_TDLLK; 328*91f16700Schasinglulu tmp = ((DDR3_TXP * nmhz + (nmhz >> 1) + 999) / 1000); 329*91f16700Schasinglulu pdram_timing->txp = max(3, tmp); 330*91f16700Schasinglulu tmp = ((DDR3_TXPDLL * nmhz + 999) / 1000); 331*91f16700Schasinglulu pdram_timing->txpdll = max(10, tmp); 332*91f16700Schasinglulu pdram_timing->tdllk = DDR3_TDLLK; 333*91f16700Schasinglulu if (nmhz >= 533) 334*91f16700Schasinglulu tmp = ((DDR3_TCKE_533MHZ * nmhz + 999) / 1000); 335*91f16700Schasinglulu else 336*91f16700Schasinglulu tmp = ((DDR3_TCKE_400MHZ * nmhz + (nmhz >> 1) + 999) / 1000); 337*91f16700Schasinglulu pdram_timing->tcke = max(3, tmp); 338*91f16700Schasinglulu pdram_timing->tckesr = (pdram_timing->tcke + 1); 339*91f16700Schasinglulu tmp = ((DDR3_TCKSRE * nmhz + 999) / 1000); 340*91f16700Schasinglulu pdram_timing->tcksre = max(5, tmp); 341*91f16700Schasinglulu pdram_timing->tcksrx = max(5, tmp); 342*91f16700Schasinglulu /*mode register timing*/ 343*91f16700Schasinglulu tmp = ((DDR3_TMOD * nmhz + 999) / 1000); 344*91f16700Schasinglulu pdram_timing->tmod = max(12, tmp); 345*91f16700Schasinglulu pdram_timing->tmrd = DDR3_TMRD; 346*91f16700Schasinglulu pdram_timing->tmrr = 0; 347*91f16700Schasinglulu /*ODT*/ 348*91f16700Schasinglulu pdram_timing->todton = pdram_timing->cwl - 2; 349*91f16700Schasinglulu /*ZQ*/ 350*91f16700Schasinglulu tmp = ((DDR3_TZQINIT * nmhz + 999) / 1000); 351*91f16700Schasinglulu pdram_timing->tzqinit = max(512, tmp); 352*91f16700Schasinglulu tmp = ((DDR3_TZQCS * nmhz + 999) / 1000); 353*91f16700Schasinglulu pdram_timing->tzqcs = max(64, tmp); 354*91f16700Schasinglulu tmp = ((DDR3_TZQOPER * nmhz + 999) / 1000); 355*91f16700Schasinglulu pdram_timing->tzqoper = max(256, tmp); 356*91f16700Schasinglulu /* write leveling */ 357*91f16700Schasinglulu pdram_timing->twlmrd = DDR3_TWLMRD; 358*91f16700Schasinglulu pdram_timing->twldqsen = DDR3_TWLDQSEN; 359*91f16700Schasinglulu pdram_timing->twlo = ((DDR3_TWLO * nmhz + (nmhz >> 1) + 999) / 1000); 360*91f16700Schasinglulu } 361*91f16700Schasinglulu 362*91f16700Schasinglulu #define LPDDR2_TINIT1 (100) /* ns */ 363*91f16700Schasinglulu #define LPDDR2_TINIT2 (5) /* tCK */ 364*91f16700Schasinglulu #define LPDDR2_TINIT3 (200000) /* 200us */ 365*91f16700Schasinglulu #define LPDDR2_TINIT4 (1000) /* 1us */ 366*91f16700Schasinglulu #define LPDDR2_TINIT5 (10000) /* 10us */ 367*91f16700Schasinglulu #define LPDDR2_TRSTL (0) /* tCK */ 368*91f16700Schasinglulu #define LPDDR2_TRSTH (500000) /* 500us */ 369*91f16700Schasinglulu #define LPDDR2_TREFI_3_9_US (3900) /* 3.9us */ 370*91f16700Schasinglulu #define LPDDR2_TREFI_7_8_US (7800) /* 7.8us */ 371*91f16700Schasinglulu 372*91f16700Schasinglulu /* base timing */ 373*91f16700Schasinglulu #define LPDDR2_TRCD (24) /* tRCD,15ns(Fast)18ns(Typ)24ns(Slow) */ 374*91f16700Schasinglulu #define LPDDR2_TRP_PB (18) /* tRPpb,15ns(Fast)18ns(Typ)24ns(Slow) */ 375*91f16700Schasinglulu #define LPDDR2_TRP_AB_8_BANK (21) /* tRPab,18ns(Fast)21ns(Typ)27ns(Slow) */ 376*91f16700Schasinglulu #define LPDDR2_TWR (15) /* tWR, max(3tCK,15ns) */ 377*91f16700Schasinglulu #define LPDDR2_TRTP (7) /* tRTP, max(2tCK, 7.5ns) */ 378*91f16700Schasinglulu #define LPDDR2_TRRD (10) /* tRRD, max(2tCK,10ns) */ 379*91f16700Schasinglulu #define LPDDR2_TCCD (2) /* tCK */ 380*91f16700Schasinglulu #define LPDDR2_TWTR_GREAT_200MHZ (7) /* ns */ 381*91f16700Schasinglulu #define LPDDR2_TWTR_LITTLE_200MHZ (10) /* ns */ 382*91f16700Schasinglulu #define LPDDR2_TRTW (0) /* tCK */ 383*91f16700Schasinglulu #define LPDDR2_TRAS_MAX (70000) /* 70us */ 384*91f16700Schasinglulu #define LPDDR2_TRAS (42) /* tRAS, max(3tCK,42ns) */ 385*91f16700Schasinglulu #define LPDDR2_TFAW_GREAT_200MHZ (50) /* max(8tCK,50ns) */ 386*91f16700Schasinglulu #define LPDDR2_TFAW_LITTLE_200MHZ (60) /* max(8tCK,60ns) */ 387*91f16700Schasinglulu #define LPDDR2_TRFC_8GBIT (210) /* ns */ 388*91f16700Schasinglulu #define LPDDR2_TRFC_4GBIT (130) /* ns */ 389*91f16700Schasinglulu #define LPDDR2_TDQSCK_MIN (2) /* tDQSCKmin, 2.5ns */ 390*91f16700Schasinglulu #define LPDDR2_TDQSCK_MAX (5) /* tDQSCKmax, 5.5ns */ 391*91f16700Schasinglulu 392*91f16700Schasinglulu /*pd and sr*/ 393*91f16700Schasinglulu #define LPDDR2_TXP (7) /* tXP, max(2tCK,7.5ns) */ 394*91f16700Schasinglulu #define LPDDR2_TXPDLL (0) 395*91f16700Schasinglulu #define LPDDR2_TDLLK (0) /* tCK */ 396*91f16700Schasinglulu #define LPDDR2_TCKE (3) /* tCK */ 397*91f16700Schasinglulu #define LPDDR2_TCKESR (15) /* tCKESR, max(3tCK,15ns) */ 398*91f16700Schasinglulu #define LPDDR2_TCKSRE (1) /* tCK */ 399*91f16700Schasinglulu #define LPDDR2_TCKSRX (2) /* tCK */ 400*91f16700Schasinglulu 401*91f16700Schasinglulu /*mode register timing*/ 402*91f16700Schasinglulu #define LPDDR2_TMOD (0) 403*91f16700Schasinglulu #define LPDDR2_TMRD (5) /* tMRD, (=tMRW), 5 tCK */ 404*91f16700Schasinglulu #define LPDDR2_TMRR (2) /* tCK */ 405*91f16700Schasinglulu 406*91f16700Schasinglulu /*ZQ*/ 407*91f16700Schasinglulu #define LPDDR2_TZQINIT (1000) /* ns */ 408*91f16700Schasinglulu #define LPDDR2_TZQCS (90) /* tZQCS, max(6tCK,90ns) */ 409*91f16700Schasinglulu #define LPDDR2_TZQCL (360) /* tZQCL, max(6tCK,360ns) */ 410*91f16700Schasinglulu #define LPDDR2_TZQRESET (50) /* ZQreset, max(3tCK,50ns) */ 411*91f16700Schasinglulu 412*91f16700Schasinglulu /* 413*91f16700Schasinglulu * Description: depend on input parameter "timing_config", 414*91f16700Schasinglulu * and calculate all lpddr2 415*91f16700Schasinglulu * spec timing to "pdram_timing" 416*91f16700Schasinglulu * parameters: 417*91f16700Schasinglulu * input: timing_config 418*91f16700Schasinglulu * output: pdram_timing 419*91f16700Schasinglulu */ 420*91f16700Schasinglulu static void lpddr2_get_parameter(struct timing_related_config *timing_config, 421*91f16700Schasinglulu struct dram_timing_t *pdram_timing) 422*91f16700Schasinglulu { 423*91f16700Schasinglulu uint32_t nmhz = timing_config->freq; 424*91f16700Schasinglulu uint32_t ddr_capability_per_die = get_max_die_capability(timing_config); 425*91f16700Schasinglulu uint32_t tmp, trp_tmp, trppb_tmp, tras_tmp, twr_tmp, bl_tmp; 426*91f16700Schasinglulu 427*91f16700Schasinglulu zeromem((void *)pdram_timing, sizeof(struct dram_timing_t)); 428*91f16700Schasinglulu pdram_timing->mhz = nmhz; 429*91f16700Schasinglulu pdram_timing->al = 0; 430*91f16700Schasinglulu pdram_timing->bl = timing_config->bl; 431*91f16700Schasinglulu 432*91f16700Schasinglulu /* 1066 933 800 667 533 400 333 433*91f16700Schasinglulu * RL, 8 7 6 5 4 3 3 434*91f16700Schasinglulu * WL, 4 4 3 2 2 1 1 435*91f16700Schasinglulu */ 436*91f16700Schasinglulu if (nmhz <= 266) { 437*91f16700Schasinglulu pdram_timing->cl = 4; 438*91f16700Schasinglulu pdram_timing->cwl = 2; 439*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR2_RL4_WL2; 440*91f16700Schasinglulu } else if (nmhz <= 333) { 441*91f16700Schasinglulu pdram_timing->cl = 5; 442*91f16700Schasinglulu pdram_timing->cwl = 2; 443*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR2_RL5_WL2; 444*91f16700Schasinglulu } else if (nmhz <= 400) { 445*91f16700Schasinglulu pdram_timing->cl = 6; 446*91f16700Schasinglulu pdram_timing->cwl = 3; 447*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR2_RL6_WL3; 448*91f16700Schasinglulu } else if (nmhz <= 466) { 449*91f16700Schasinglulu pdram_timing->cl = 7; 450*91f16700Schasinglulu pdram_timing->cwl = 4; 451*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR2_RL7_WL4; 452*91f16700Schasinglulu } else { 453*91f16700Schasinglulu pdram_timing->cl = 8; 454*91f16700Schasinglulu pdram_timing->cwl = 4; 455*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR2_RL8_WL4; 456*91f16700Schasinglulu } 457*91f16700Schasinglulu switch (timing_config->dramds) { 458*91f16700Schasinglulu case 120: 459*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR2_DS_120; 460*91f16700Schasinglulu break; 461*91f16700Schasinglulu case 80: 462*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR2_DS_80; 463*91f16700Schasinglulu break; 464*91f16700Schasinglulu case 60: 465*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR2_DS_60; 466*91f16700Schasinglulu break; 467*91f16700Schasinglulu case 48: 468*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR2_DS_48; 469*91f16700Schasinglulu break; 470*91f16700Schasinglulu case 40: 471*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR2_DS_40; 472*91f16700Schasinglulu break; 473*91f16700Schasinglulu case 34: 474*91f16700Schasinglulu default: 475*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR2_DS_34; 476*91f16700Schasinglulu break; 477*91f16700Schasinglulu } 478*91f16700Schasinglulu pdram_timing->mr[0] = 0; 479*91f16700Schasinglulu 480*91f16700Schasinglulu pdram_timing->tinit1 = (LPDDR2_TINIT1 * nmhz + 999) / 1000; 481*91f16700Schasinglulu pdram_timing->tinit2 = LPDDR2_TINIT2; 482*91f16700Schasinglulu pdram_timing->tinit3 = (LPDDR2_TINIT3 * nmhz + 999) / 1000; 483*91f16700Schasinglulu pdram_timing->tinit4 = (LPDDR2_TINIT4 * nmhz + 999) / 1000; 484*91f16700Schasinglulu pdram_timing->tinit5 = (LPDDR2_TINIT5 * nmhz + 999) / 1000; 485*91f16700Schasinglulu pdram_timing->trstl = LPDDR2_TRSTL; 486*91f16700Schasinglulu pdram_timing->trsth = (LPDDR2_TRSTH * nmhz + 999) / 1000; 487*91f16700Schasinglulu /* 488*91f16700Schasinglulu * tREFI, average periodic refresh interval, 489*91f16700Schasinglulu * 15.6us(<256Mb) 7.8us(256Mb-1Gb) 3.9us(2Gb-8Gb) 490*91f16700Schasinglulu */ 491*91f16700Schasinglulu if (ddr_capability_per_die >= 0x10000000) 492*91f16700Schasinglulu pdram_timing->trefi = (LPDDR2_TREFI_3_9_US * nmhz + 999) 493*91f16700Schasinglulu / 1000; 494*91f16700Schasinglulu else 495*91f16700Schasinglulu pdram_timing->trefi = (LPDDR2_TREFI_7_8_US * nmhz + 999) 496*91f16700Schasinglulu / 1000; 497*91f16700Schasinglulu /* base timing */ 498*91f16700Schasinglulu tmp = ((LPDDR2_TRCD * nmhz + 999) / 1000); 499*91f16700Schasinglulu pdram_timing->trcd = max(3, tmp); 500*91f16700Schasinglulu /* 501*91f16700Schasinglulu * tRPpb, max(3tCK, 15ns(Fast) 18ns(Typ) 24ns(Slow), 502*91f16700Schasinglulu */ 503*91f16700Schasinglulu trppb_tmp = ((LPDDR2_TRP_PB * nmhz + 999) / 1000); 504*91f16700Schasinglulu trppb_tmp = max(3, trppb_tmp); 505*91f16700Schasinglulu pdram_timing->trppb = trppb_tmp; 506*91f16700Schasinglulu /* 507*91f16700Schasinglulu * tRPab, max(3tCK, 4-bank:15ns(Fast) 18ns(Typ) 24ns(Slow), 508*91f16700Schasinglulu * 8-bank:18ns(Fast) 21ns(Typ) 27ns(Slow)) 509*91f16700Schasinglulu */ 510*91f16700Schasinglulu trp_tmp = ((LPDDR2_TRP_AB_8_BANK * nmhz + 999) / 1000); 511*91f16700Schasinglulu trp_tmp = max(3, trp_tmp); 512*91f16700Schasinglulu pdram_timing->trp = trp_tmp; 513*91f16700Schasinglulu twr_tmp = ((LPDDR2_TWR * nmhz + 999) / 1000); 514*91f16700Schasinglulu twr_tmp = max(3, twr_tmp); 515*91f16700Schasinglulu pdram_timing->twr = twr_tmp; 516*91f16700Schasinglulu bl_tmp = (pdram_timing->bl == 16) ? LPDDR2_BL16 : 517*91f16700Schasinglulu ((pdram_timing->bl == 8) ? LPDDR2_BL8 : LPDDR2_BL4); 518*91f16700Schasinglulu pdram_timing->mr[1] = bl_tmp | LPDDR2_N_WR(twr_tmp); 519*91f16700Schasinglulu tmp = ((LPDDR2_TRTP * nmhz + (nmhz >> 1) + 999) / 1000); 520*91f16700Schasinglulu pdram_timing->trtp = max(2, tmp); 521*91f16700Schasinglulu tras_tmp = ((LPDDR2_TRAS * nmhz + 999) / 1000); 522*91f16700Schasinglulu tras_tmp = max(3, tras_tmp); 523*91f16700Schasinglulu pdram_timing->tras_min = tras_tmp; 524*91f16700Schasinglulu pdram_timing->tras_max = ((LPDDR2_TRAS_MAX * nmhz + 999) / 1000); 525*91f16700Schasinglulu pdram_timing->trc = (tras_tmp + trp_tmp); 526*91f16700Schasinglulu tmp = ((LPDDR2_TRRD * nmhz + 999) / 1000); 527*91f16700Schasinglulu pdram_timing->trrd = max(2, tmp); 528*91f16700Schasinglulu pdram_timing->tccd = LPDDR2_TCCD; 529*91f16700Schasinglulu /* tWTR, max(2tCK, 7.5ns(533-266MHz) 10ns(200-166MHz)) */ 530*91f16700Schasinglulu if (nmhz > 200) 531*91f16700Schasinglulu tmp = ((LPDDR2_TWTR_GREAT_200MHZ * nmhz + (nmhz >> 1) + 532*91f16700Schasinglulu 999) / 1000); 533*91f16700Schasinglulu else 534*91f16700Schasinglulu tmp = ((LPDDR2_TWTR_LITTLE_200MHZ * nmhz + 999) / 1000); 535*91f16700Schasinglulu pdram_timing->twtr = max(2, tmp); 536*91f16700Schasinglulu pdram_timing->trtw = LPDDR2_TRTW; 537*91f16700Schasinglulu if (nmhz <= 200) 538*91f16700Schasinglulu pdram_timing->tfaw = (LPDDR2_TFAW_LITTLE_200MHZ * nmhz + 999) 539*91f16700Schasinglulu / 1000; 540*91f16700Schasinglulu else 541*91f16700Schasinglulu pdram_timing->tfaw = (LPDDR2_TFAW_GREAT_200MHZ * nmhz + 999) 542*91f16700Schasinglulu / 1000; 543*91f16700Schasinglulu /* tRFC, 90ns(<=512Mb) 130ns(1Gb-4Gb) 210ns(8Gb) */ 544*91f16700Schasinglulu if (ddr_capability_per_die >= 0x40000000) { 545*91f16700Schasinglulu pdram_timing->trfc = 546*91f16700Schasinglulu (LPDDR2_TRFC_8GBIT * nmhz + 999) / 1000; 547*91f16700Schasinglulu tmp = (((LPDDR2_TRFC_8GBIT + 10) * nmhz + 999) / 1000); 548*91f16700Schasinglulu } else { 549*91f16700Schasinglulu pdram_timing->trfc = 550*91f16700Schasinglulu (LPDDR2_TRFC_4GBIT * nmhz + 999) / 1000; 551*91f16700Schasinglulu tmp = (((LPDDR2_TRFC_4GBIT + 10) * nmhz + 999) / 1000); 552*91f16700Schasinglulu } 553*91f16700Schasinglulu if (tmp < 2) 554*91f16700Schasinglulu tmp = 2; 555*91f16700Schasinglulu pdram_timing->txsr = tmp; 556*91f16700Schasinglulu pdram_timing->txsnr = tmp; 557*91f16700Schasinglulu /* tdqsck use rounded down */ 558*91f16700Schasinglulu pdram_timing->tdqsck = ((LPDDR2_TDQSCK_MIN * nmhz + (nmhz >> 1)) 559*91f16700Schasinglulu / 1000); 560*91f16700Schasinglulu pdram_timing->tdqsck_max = 561*91f16700Schasinglulu ((LPDDR2_TDQSCK_MAX * nmhz + (nmhz >> 1) + 999) 562*91f16700Schasinglulu / 1000); 563*91f16700Schasinglulu /* pd and sr */ 564*91f16700Schasinglulu tmp = ((LPDDR2_TXP * nmhz + (nmhz >> 1) + 999) / 1000); 565*91f16700Schasinglulu pdram_timing->txp = max(2, tmp); 566*91f16700Schasinglulu pdram_timing->txpdll = LPDDR2_TXPDLL; 567*91f16700Schasinglulu pdram_timing->tdllk = LPDDR2_TDLLK; 568*91f16700Schasinglulu pdram_timing->tcke = LPDDR2_TCKE; 569*91f16700Schasinglulu tmp = ((LPDDR2_TCKESR * nmhz + 999) / 1000); 570*91f16700Schasinglulu pdram_timing->tckesr = max(3, tmp); 571*91f16700Schasinglulu pdram_timing->tcksre = LPDDR2_TCKSRE; 572*91f16700Schasinglulu pdram_timing->tcksrx = LPDDR2_TCKSRX; 573*91f16700Schasinglulu /* mode register timing */ 574*91f16700Schasinglulu pdram_timing->tmod = LPDDR2_TMOD; 575*91f16700Schasinglulu pdram_timing->tmrd = LPDDR2_TMRD; 576*91f16700Schasinglulu pdram_timing->tmrr = LPDDR2_TMRR; 577*91f16700Schasinglulu /* ZQ */ 578*91f16700Schasinglulu pdram_timing->tzqinit = (LPDDR2_TZQINIT * nmhz + 999) / 1000; 579*91f16700Schasinglulu tmp = ((LPDDR2_TZQCS * nmhz + 999) / 1000); 580*91f16700Schasinglulu pdram_timing->tzqcs = max(6, tmp); 581*91f16700Schasinglulu tmp = ((LPDDR2_TZQCL * nmhz + 999) / 1000); 582*91f16700Schasinglulu pdram_timing->tzqoper = max(6, tmp); 583*91f16700Schasinglulu tmp = ((LPDDR2_TZQRESET * nmhz + 999) / 1000); 584*91f16700Schasinglulu pdram_timing->tzqreset = max(3, tmp); 585*91f16700Schasinglulu } 586*91f16700Schasinglulu 587*91f16700Schasinglulu #define LPDDR3_TINIT1 (100) /* ns */ 588*91f16700Schasinglulu #define LPDDR3_TINIT2 (5) /* tCK */ 589*91f16700Schasinglulu #define LPDDR3_TINIT3 (200000) /* 200us */ 590*91f16700Schasinglulu #define LPDDR3_TINIT4 (1000) /* 1us */ 591*91f16700Schasinglulu #define LPDDR3_TINIT5 (10000) /* 10us */ 592*91f16700Schasinglulu #define LPDDR3_TRSTL (0) 593*91f16700Schasinglulu #define LPDDR3_TRSTH (0) /* 500us */ 594*91f16700Schasinglulu #define LPDDR3_TREFI_3_9_US (3900) /* 3.9us */ 595*91f16700Schasinglulu 596*91f16700Schasinglulu /* base timging */ 597*91f16700Schasinglulu #define LPDDR3_TRCD (18) /* tRCD,15ns(Fast)18ns(Typ)24ns(Slow) */ 598*91f16700Schasinglulu #define LPDDR3_TRP_PB (18) /* tRPpb, 15ns(Fast) 18ns(Typ) 24ns(Slow) */ 599*91f16700Schasinglulu #define LPDDR3_TRP_AB (21) /* tRPab, 18ns(Fast) 21ns(Typ) 27ns(Slow) */ 600*91f16700Schasinglulu #define LPDDR3_TWR (15) /* tWR, max(4tCK,15ns) */ 601*91f16700Schasinglulu #define LPDDR3_TRTP (7) /* tRTP, max(4tCK, 7.5ns) */ 602*91f16700Schasinglulu #define LPDDR3_TRRD (10) /* tRRD, max(2tCK,10ns) */ 603*91f16700Schasinglulu #define LPDDR3_TCCD (4) /* tCK */ 604*91f16700Schasinglulu #define LPDDR3_TWTR (7) /* tWTR, max(4tCK, 7.5ns) */ 605*91f16700Schasinglulu #define LPDDR3_TRTW (0) /* tCK register min valid value */ 606*91f16700Schasinglulu #define LPDDR3_TRAS_MAX (70000) /* 70us */ 607*91f16700Schasinglulu #define LPDDR3_TRAS (42) /* tRAS, max(3tCK,42ns) */ 608*91f16700Schasinglulu #define LPDDR3_TFAW (50) /* tFAW,max(8tCK, 50ns) */ 609*91f16700Schasinglulu #define LPDDR3_TRFC_8GBIT (210) /* tRFC, 130ns(4Gb) 210ns(>4Gb) */ 610*91f16700Schasinglulu #define LPDDR3_TRFC_4GBIT (130) /* ns */ 611*91f16700Schasinglulu #define LPDDR3_TDQSCK_MIN (2) /* tDQSCKmin,2.5ns */ 612*91f16700Schasinglulu #define LPDDR3_TDQSCK_MAX (5) /* tDQSCKmax,5.5ns */ 613*91f16700Schasinglulu 614*91f16700Schasinglulu /* pd and sr */ 615*91f16700Schasinglulu #define LPDDR3_TXP (7) /* tXP, max(3tCK,7.5ns) */ 616*91f16700Schasinglulu #define LPDDR3_TXPDLL (0) 617*91f16700Schasinglulu #define LPDDR3_TCKE (7) /* tCKE, (max 7.5ns,3 tCK) */ 618*91f16700Schasinglulu #define LPDDR3_TCKESR (15) /* tCKESR, max(3tCK,15ns) */ 619*91f16700Schasinglulu #define LPDDR3_TCKSRE (2) /* tCKSRE=tCPDED, 2 tCK */ 620*91f16700Schasinglulu #define LPDDR3_TCKSRX (2) /* tCKSRX, 2 tCK */ 621*91f16700Schasinglulu 622*91f16700Schasinglulu /* mode register timing */ 623*91f16700Schasinglulu #define LPDDR3_TMOD (0) 624*91f16700Schasinglulu #define LPDDR3_TMRD (14) /* tMRD, (=tMRW), max(14ns, 10 tCK) */ 625*91f16700Schasinglulu #define LPDDR3_TMRR (4) /* tMRR, 4 tCK */ 626*91f16700Schasinglulu #define LPDDR3_TMRRI LPDDR3_TRCD 627*91f16700Schasinglulu 628*91f16700Schasinglulu /* ODT */ 629*91f16700Schasinglulu #define LPDDR3_TODTON (3) /* 3.5ns */ 630*91f16700Schasinglulu 631*91f16700Schasinglulu /* ZQ */ 632*91f16700Schasinglulu #define LPDDR3_TZQINIT (1000) /* 1us */ 633*91f16700Schasinglulu #define LPDDR3_TZQCS (90) /* tZQCS, 90ns */ 634*91f16700Schasinglulu #define LPDDR3_TZQCL (360) /* 360ns */ 635*91f16700Schasinglulu #define LPDDR3_TZQRESET (50) /* ZQreset, max(3tCK,50ns) */ 636*91f16700Schasinglulu /* write leveling */ 637*91f16700Schasinglulu #define LPDDR3_TWLMRD (40) /* ns */ 638*91f16700Schasinglulu #define LPDDR3_TWLO (20) /* ns */ 639*91f16700Schasinglulu #define LPDDR3_TWLDQSEN (25) /* ns */ 640*91f16700Schasinglulu /* CA training */ 641*91f16700Schasinglulu #define LPDDR3_TCACKEL (10) /* tCK */ 642*91f16700Schasinglulu #define LPDDR3_TCAENT (10) /* tCK */ 643*91f16700Schasinglulu #define LPDDR3_TCAMRD (20) /* tCK */ 644*91f16700Schasinglulu #define LPDDR3_TCACKEH (10) /* tCK */ 645*91f16700Schasinglulu #define LPDDR3_TCAEXT (10) /* tCK */ 646*91f16700Schasinglulu #define LPDDR3_TADR (20) /* ns */ 647*91f16700Schasinglulu #define LPDDR3_TMRZ (3) /* ns */ 648*91f16700Schasinglulu 649*91f16700Schasinglulu /* FSP */ 650*91f16700Schasinglulu #define LPDDR3_TFC_LONG (250) /* ns */ 651*91f16700Schasinglulu 652*91f16700Schasinglulu /* 653*91f16700Schasinglulu * Description: depend on input parameter "timing_config", 654*91f16700Schasinglulu * and calculate all lpddr3 655*91f16700Schasinglulu * spec timing to "pdram_timing" 656*91f16700Schasinglulu * parameters: 657*91f16700Schasinglulu * input: timing_config 658*91f16700Schasinglulu * output: pdram_timing 659*91f16700Schasinglulu */ 660*91f16700Schasinglulu static void lpddr3_get_parameter(struct timing_related_config *timing_config, 661*91f16700Schasinglulu struct dram_timing_t *pdram_timing) 662*91f16700Schasinglulu { 663*91f16700Schasinglulu uint32_t nmhz = timing_config->freq; 664*91f16700Schasinglulu uint32_t ddr_capability_per_die = get_max_die_capability(timing_config); 665*91f16700Schasinglulu uint32_t tmp, trp_tmp, trppb_tmp, tras_tmp, twr_tmp, bl_tmp; 666*91f16700Schasinglulu 667*91f16700Schasinglulu zeromem((void *)pdram_timing, sizeof(struct dram_timing_t)); 668*91f16700Schasinglulu pdram_timing->mhz = nmhz; 669*91f16700Schasinglulu pdram_timing->al = 0; 670*91f16700Schasinglulu pdram_timing->bl = timing_config->bl; 671*91f16700Schasinglulu 672*91f16700Schasinglulu /* 673*91f16700Schasinglulu * Only support Write Latency Set A here 674*91f16700Schasinglulu * 1066 933 800 733 667 600 533 400 166 675*91f16700Schasinglulu * RL, 16 14 12 11 10 9 8 6 3 676*91f16700Schasinglulu * WL, 8 8 6 6 6 5 4 3 1 677*91f16700Schasinglulu */ 678*91f16700Schasinglulu if (nmhz <= 400) { 679*91f16700Schasinglulu pdram_timing->cl = 6; 680*91f16700Schasinglulu pdram_timing->cwl = 3; 681*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL6_WL3; 682*91f16700Schasinglulu } else if (nmhz <= 533) { 683*91f16700Schasinglulu pdram_timing->cl = 8; 684*91f16700Schasinglulu pdram_timing->cwl = 4; 685*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL8_WL4; 686*91f16700Schasinglulu } else if (nmhz <= 600) { 687*91f16700Schasinglulu pdram_timing->cl = 9; 688*91f16700Schasinglulu pdram_timing->cwl = 5; 689*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL9_WL5; 690*91f16700Schasinglulu } else if (nmhz <= 667) { 691*91f16700Schasinglulu pdram_timing->cl = 10; 692*91f16700Schasinglulu pdram_timing->cwl = 6; 693*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL10_WL6; 694*91f16700Schasinglulu } else if (nmhz <= 733) { 695*91f16700Schasinglulu pdram_timing->cl = 11; 696*91f16700Schasinglulu pdram_timing->cwl = 6; 697*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL11_WL6; 698*91f16700Schasinglulu } else if (nmhz <= 800) { 699*91f16700Schasinglulu pdram_timing->cl = 12; 700*91f16700Schasinglulu pdram_timing->cwl = 6; 701*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL12_WL6; 702*91f16700Schasinglulu } else if (nmhz <= 933) { 703*91f16700Schasinglulu pdram_timing->cl = 14; 704*91f16700Schasinglulu pdram_timing->cwl = 8; 705*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL14_WL8; 706*91f16700Schasinglulu } else { 707*91f16700Schasinglulu pdram_timing->cl = 16; 708*91f16700Schasinglulu pdram_timing->cwl = 8; 709*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR3_RL16_WL8; 710*91f16700Schasinglulu } 711*91f16700Schasinglulu switch (timing_config->dramds) { 712*91f16700Schasinglulu case 80: 713*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_80; 714*91f16700Schasinglulu break; 715*91f16700Schasinglulu case 60: 716*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_60; 717*91f16700Schasinglulu break; 718*91f16700Schasinglulu case 48: 719*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_48; 720*91f16700Schasinglulu break; 721*91f16700Schasinglulu case 40: 722*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_40; 723*91f16700Schasinglulu break; 724*91f16700Schasinglulu case 3440: 725*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_34D_40U; 726*91f16700Schasinglulu break; 727*91f16700Schasinglulu case 4048: 728*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_40D_48U; 729*91f16700Schasinglulu break; 730*91f16700Schasinglulu case 3448: 731*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_34D_48U; 732*91f16700Schasinglulu break; 733*91f16700Schasinglulu case 34: 734*91f16700Schasinglulu default: 735*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR3_DS_34; 736*91f16700Schasinglulu break; 737*91f16700Schasinglulu } 738*91f16700Schasinglulu pdram_timing->mr[0] = 0; 739*91f16700Schasinglulu if (timing_config->odt) 740*91f16700Schasinglulu switch (timing_config->dramodt) { 741*91f16700Schasinglulu case 60: 742*91f16700Schasinglulu pdram_timing->mr11 = LPDDR3_ODT_60; 743*91f16700Schasinglulu break; 744*91f16700Schasinglulu case 120: 745*91f16700Schasinglulu pdram_timing->mr11 = LPDDR3_ODT_120; 746*91f16700Schasinglulu break; 747*91f16700Schasinglulu case 240: 748*91f16700Schasinglulu default: 749*91f16700Schasinglulu pdram_timing->mr11 = LPDDR3_ODT_240; 750*91f16700Schasinglulu break; 751*91f16700Schasinglulu } 752*91f16700Schasinglulu else 753*91f16700Schasinglulu pdram_timing->mr11 = LPDDR3_ODT_DIS; 754*91f16700Schasinglulu 755*91f16700Schasinglulu pdram_timing->tinit1 = (LPDDR3_TINIT1 * nmhz + 999) / 1000; 756*91f16700Schasinglulu pdram_timing->tinit2 = LPDDR3_TINIT2; 757*91f16700Schasinglulu pdram_timing->tinit3 = (LPDDR3_TINIT3 * nmhz + 999) / 1000; 758*91f16700Schasinglulu pdram_timing->tinit4 = (LPDDR3_TINIT4 * nmhz + 999) / 1000; 759*91f16700Schasinglulu pdram_timing->tinit5 = (LPDDR3_TINIT5 * nmhz + 999) / 1000; 760*91f16700Schasinglulu pdram_timing->trstl = LPDDR3_TRSTL; 761*91f16700Schasinglulu pdram_timing->trsth = (LPDDR3_TRSTH * nmhz + 999) / 1000; 762*91f16700Schasinglulu /* tREFI, average periodic refresh interval, 3.9us(4Gb-16Gb) */ 763*91f16700Schasinglulu pdram_timing->trefi = (LPDDR3_TREFI_3_9_US * nmhz + 999) / 1000; 764*91f16700Schasinglulu /* base timing */ 765*91f16700Schasinglulu tmp = ((LPDDR3_TRCD * nmhz + 999) / 1000); 766*91f16700Schasinglulu pdram_timing->trcd = max(3, tmp); 767*91f16700Schasinglulu trppb_tmp = ((LPDDR3_TRP_PB * nmhz + 999) / 1000); 768*91f16700Schasinglulu trppb_tmp = max(3, trppb_tmp); 769*91f16700Schasinglulu pdram_timing->trppb = trppb_tmp; 770*91f16700Schasinglulu trp_tmp = ((LPDDR3_TRP_AB * nmhz + 999) / 1000); 771*91f16700Schasinglulu trp_tmp = max(3, trp_tmp); 772*91f16700Schasinglulu pdram_timing->trp = trp_tmp; 773*91f16700Schasinglulu twr_tmp = ((LPDDR3_TWR * nmhz + 999) / 1000); 774*91f16700Schasinglulu twr_tmp = max(4, twr_tmp); 775*91f16700Schasinglulu pdram_timing->twr = twr_tmp; 776*91f16700Schasinglulu if (twr_tmp <= 6) 777*91f16700Schasinglulu twr_tmp = 6; 778*91f16700Schasinglulu else if (twr_tmp <= 8) 779*91f16700Schasinglulu twr_tmp = 8; 780*91f16700Schasinglulu else if (twr_tmp <= 12) 781*91f16700Schasinglulu twr_tmp = twr_tmp; 782*91f16700Schasinglulu else if (twr_tmp <= 14) 783*91f16700Schasinglulu twr_tmp = 14; 784*91f16700Schasinglulu else 785*91f16700Schasinglulu twr_tmp = 16; 786*91f16700Schasinglulu if (twr_tmp > 9) 787*91f16700Schasinglulu pdram_timing->mr[2] |= (1 << 4); /*enable nWR > 9*/ 788*91f16700Schasinglulu twr_tmp = (twr_tmp > 9) ? (twr_tmp - 10) : (twr_tmp - 2); 789*91f16700Schasinglulu bl_tmp = LPDDR3_BL8; 790*91f16700Schasinglulu pdram_timing->mr[1] = bl_tmp | LPDDR3_N_WR(twr_tmp); 791*91f16700Schasinglulu tmp = ((LPDDR3_TRTP * nmhz + (nmhz >> 1) + 999) / 1000); 792*91f16700Schasinglulu pdram_timing->trtp = max(4, tmp); 793*91f16700Schasinglulu tras_tmp = ((LPDDR3_TRAS * nmhz + 999) / 1000); 794*91f16700Schasinglulu tras_tmp = max(3, tras_tmp); 795*91f16700Schasinglulu pdram_timing->tras_min = tras_tmp; 796*91f16700Schasinglulu pdram_timing->trc = (tras_tmp + trp_tmp); 797*91f16700Schasinglulu tmp = ((LPDDR3_TRRD * nmhz + 999) / 1000); 798*91f16700Schasinglulu pdram_timing->trrd = max(2, tmp); 799*91f16700Schasinglulu pdram_timing->tccd = LPDDR3_TCCD; 800*91f16700Schasinglulu tmp = ((LPDDR3_TWTR * nmhz + (nmhz >> 1) + 999) / 1000); 801*91f16700Schasinglulu pdram_timing->twtr = max(4, tmp); 802*91f16700Schasinglulu pdram_timing->trtw = ((LPDDR3_TRTW * nmhz + 999) / 1000); 803*91f16700Schasinglulu pdram_timing->tras_max = ((LPDDR3_TRAS_MAX * nmhz + 999) / 1000); 804*91f16700Schasinglulu tmp = (LPDDR3_TFAW * nmhz + 999) / 1000; 805*91f16700Schasinglulu pdram_timing->tfaw = max(8, tmp); 806*91f16700Schasinglulu if (ddr_capability_per_die > 0x20000000) { 807*91f16700Schasinglulu pdram_timing->trfc = 808*91f16700Schasinglulu (LPDDR3_TRFC_8GBIT * nmhz + 999) / 1000; 809*91f16700Schasinglulu tmp = (((LPDDR3_TRFC_8GBIT + 10) * nmhz + 999) / 1000); 810*91f16700Schasinglulu } else { 811*91f16700Schasinglulu pdram_timing->trfc = 812*91f16700Schasinglulu (LPDDR3_TRFC_4GBIT * nmhz + 999) / 1000; 813*91f16700Schasinglulu tmp = (((LPDDR3_TRFC_4GBIT + 10) * nmhz + 999) / 1000); 814*91f16700Schasinglulu } 815*91f16700Schasinglulu pdram_timing->txsr = max(2, tmp); 816*91f16700Schasinglulu pdram_timing->txsnr = max(2, tmp); 817*91f16700Schasinglulu /* tdqsck use rounded down */ 818*91f16700Schasinglulu pdram_timing->tdqsck = 819*91f16700Schasinglulu ((LPDDR3_TDQSCK_MIN * nmhz + (nmhz >> 1)) 820*91f16700Schasinglulu / 1000); 821*91f16700Schasinglulu pdram_timing->tdqsck_max = 822*91f16700Schasinglulu ((LPDDR3_TDQSCK_MAX * nmhz + (nmhz >> 1) + 999) 823*91f16700Schasinglulu / 1000); 824*91f16700Schasinglulu /*pd and sr*/ 825*91f16700Schasinglulu tmp = ((LPDDR3_TXP * nmhz + (nmhz >> 1) + 999) / 1000); 826*91f16700Schasinglulu pdram_timing->txp = max(3, tmp); 827*91f16700Schasinglulu pdram_timing->txpdll = LPDDR3_TXPDLL; 828*91f16700Schasinglulu tmp = ((LPDDR3_TCKE * nmhz + (nmhz >> 1) + 999) / 1000); 829*91f16700Schasinglulu pdram_timing->tcke = max(3, tmp); 830*91f16700Schasinglulu tmp = ((LPDDR3_TCKESR * nmhz + 999) / 1000); 831*91f16700Schasinglulu pdram_timing->tckesr = max(3, tmp); 832*91f16700Schasinglulu pdram_timing->tcksre = LPDDR3_TCKSRE; 833*91f16700Schasinglulu pdram_timing->tcksrx = LPDDR3_TCKSRX; 834*91f16700Schasinglulu /*mode register timing*/ 835*91f16700Schasinglulu pdram_timing->tmod = LPDDR3_TMOD; 836*91f16700Schasinglulu tmp = ((LPDDR3_TMRD * nmhz + 999) / 1000); 837*91f16700Schasinglulu pdram_timing->tmrd = max(10, tmp); 838*91f16700Schasinglulu pdram_timing->tmrr = LPDDR3_TMRR; 839*91f16700Schasinglulu tmp = ((LPDDR3_TRCD * nmhz + 999) / 1000); 840*91f16700Schasinglulu pdram_timing->tmrri = max(3, tmp); 841*91f16700Schasinglulu /* ODT */ 842*91f16700Schasinglulu pdram_timing->todton = (LPDDR3_TODTON * nmhz + (nmhz >> 1) + 999) 843*91f16700Schasinglulu / 1000; 844*91f16700Schasinglulu /* ZQ */ 845*91f16700Schasinglulu pdram_timing->tzqinit = (LPDDR3_TZQINIT * nmhz + 999) / 1000; 846*91f16700Schasinglulu pdram_timing->tzqcs = 847*91f16700Schasinglulu ((LPDDR3_TZQCS * nmhz + 999) / 1000); 848*91f16700Schasinglulu pdram_timing->tzqoper = 849*91f16700Schasinglulu ((LPDDR3_TZQCL * nmhz + 999) / 1000); 850*91f16700Schasinglulu tmp = ((LPDDR3_TZQRESET * nmhz + 999) / 1000); 851*91f16700Schasinglulu pdram_timing->tzqreset = max(3, tmp); 852*91f16700Schasinglulu /* write leveling */ 853*91f16700Schasinglulu pdram_timing->twlmrd = (LPDDR3_TWLMRD * nmhz + 999) / 1000; 854*91f16700Schasinglulu pdram_timing->twlo = (LPDDR3_TWLO * nmhz + 999) / 1000; 855*91f16700Schasinglulu pdram_timing->twldqsen = (LPDDR3_TWLDQSEN * nmhz + 999) / 1000; 856*91f16700Schasinglulu /* CA training */ 857*91f16700Schasinglulu pdram_timing->tcackel = LPDDR3_TCACKEL; 858*91f16700Schasinglulu pdram_timing->tcaent = LPDDR3_TCAENT; 859*91f16700Schasinglulu pdram_timing->tcamrd = LPDDR3_TCAMRD; 860*91f16700Schasinglulu pdram_timing->tcackeh = LPDDR3_TCACKEH; 861*91f16700Schasinglulu pdram_timing->tcaext = LPDDR3_TCAEXT; 862*91f16700Schasinglulu pdram_timing->tadr = (LPDDR3_TADR * nmhz + 999) / 1000; 863*91f16700Schasinglulu pdram_timing->tmrz = (LPDDR3_TMRZ * nmhz + 999) / 1000; 864*91f16700Schasinglulu pdram_timing->tcacd = pdram_timing->tadr + 2; 865*91f16700Schasinglulu 866*91f16700Schasinglulu /* FSP */ 867*91f16700Schasinglulu pdram_timing->tfc_long = (LPDDR3_TFC_LONG * nmhz + 999) / 1000; 868*91f16700Schasinglulu } 869*91f16700Schasinglulu 870*91f16700Schasinglulu #define LPDDR4_TINIT1 (200000) /* 200us */ 871*91f16700Schasinglulu #define LPDDR4_TINIT2 (10) /* 10ns */ 872*91f16700Schasinglulu #define LPDDR4_TINIT3 (2000000) /* 2ms */ 873*91f16700Schasinglulu #define LPDDR4_TINIT4 (5) /* tCK */ 874*91f16700Schasinglulu #define LPDDR4_TINIT5 (2000) /* 2us */ 875*91f16700Schasinglulu #define LPDDR4_TRSTL LPDDR4_TINIT1 876*91f16700Schasinglulu #define LPDDR4_TRSTH LPDDR4_TINIT3 877*91f16700Schasinglulu #define LPDDR4_TREFI_3_9_US (3900) /* 3.9us */ 878*91f16700Schasinglulu 879*91f16700Schasinglulu /* base timging */ 880*91f16700Schasinglulu #define LPDDR4_TRCD (18) /* tRCD, max(18ns,4tCK) */ 881*91f16700Schasinglulu #define LPDDR4_TRP_PB (18) /* tRPpb, max(18ns, 4tCK) */ 882*91f16700Schasinglulu #define LPDDR4_TRP_AB (21) /* tRPab, max(21ns, 4tCK) */ 883*91f16700Schasinglulu #define LPDDR4_TRRD (10) /* tRRD, max(4tCK,10ns) */ 884*91f16700Schasinglulu #define LPDDR4_TCCD_BL16 (8) /* tCK */ 885*91f16700Schasinglulu #define LPDDR4_TCCD_BL32 (16) /* tCK */ 886*91f16700Schasinglulu #define LPDDR4_TWTR (10) /* tWTR, max(8tCK, 10ns) */ 887*91f16700Schasinglulu #define LPDDR4_TRTW (0) /* tCK register min valid value */ 888*91f16700Schasinglulu #define LPDDR4_TRAS_MAX (70000) /* 70us */ 889*91f16700Schasinglulu #define LPDDR4_TRAS (42) /* tRAS, max(3tCK,42ns) */ 890*91f16700Schasinglulu #define LPDDR4_TFAW (40) /* tFAW,min 40ns) */ 891*91f16700Schasinglulu #define LPDDR4_TRFC_12GBIT (280) /* tRFC, 280ns(>=12Gb) */ 892*91f16700Schasinglulu #define LPDDR4_TRFC_6GBIT (180) /* 6Gb/8Gb 180ns */ 893*91f16700Schasinglulu #define LPDDR4_TRFC_4GBIT (130) /* 4Gb 130ns */ 894*91f16700Schasinglulu #define LPDDR4_TDQSCK_MIN (1) /* tDQSCKmin,1.5ns */ 895*91f16700Schasinglulu #define LPDDR4_TDQSCK_MAX (3) /* tDQSCKmax,3.5ns */ 896*91f16700Schasinglulu #define LPDDR4_TPPD (4) /* tCK */ 897*91f16700Schasinglulu 898*91f16700Schasinglulu /* pd and sr */ 899*91f16700Schasinglulu #define LPDDR4_TXP (7) /* tXP, max(5tCK,7.5ns) */ 900*91f16700Schasinglulu #define LPDDR4_TCKE (7) /* tCKE, max(7.5ns,4 tCK) */ 901*91f16700Schasinglulu #define LPDDR4_TESCKE (1) /* tESCKE, max(1.75ns, 3tCK) */ 902*91f16700Schasinglulu #define LPDDR4_TSR (15) /* tSR, max(15ns, 3tCK) */ 903*91f16700Schasinglulu #define LPDDR4_TCMDCKE (1) /* max(1.75ns, 3tCK) */ 904*91f16700Schasinglulu #define LPDDR4_TCSCKE (1) /* 1.75ns */ 905*91f16700Schasinglulu #define LPDDR4_TCKELCS (5) /* max(5ns, 5tCK) */ 906*91f16700Schasinglulu #define LPDDR4_TCSCKEH (1) /* 1.75ns */ 907*91f16700Schasinglulu #define LPDDR4_TCKEHCS (7) /* max(7.5ns, 5tCK) */ 908*91f16700Schasinglulu #define LPDDR4_TMRWCKEL (14) /* max(14ns, 10tCK) */ 909*91f16700Schasinglulu #define LPDDR4_TCKELCMD (7) /* max(7.5ns, 3tCK) */ 910*91f16700Schasinglulu #define LPDDR4_TCKEHCMD (7) /* max(7.5ns, 3tCK) */ 911*91f16700Schasinglulu #define LPDDR4_TCKELPD (7) /* max(7.5ns, 3tCK) */ 912*91f16700Schasinglulu #define LPDDR4_TCKCKEL (7) /* max(7.5ns, 3tCK) */ 913*91f16700Schasinglulu 914*91f16700Schasinglulu /* mode register timing */ 915*91f16700Schasinglulu #define LPDDR4_TMRD (14) /* tMRD, (=tMRW), max(14ns, 10 tCK) */ 916*91f16700Schasinglulu #define LPDDR4_TMRR (8) /* tMRR, 8 tCK */ 917*91f16700Schasinglulu 918*91f16700Schasinglulu /* ODT */ 919*91f16700Schasinglulu #define LPDDR4_TODTON (3) /* 3.5ns */ 920*91f16700Schasinglulu 921*91f16700Schasinglulu /* ZQ */ 922*91f16700Schasinglulu #define LPDDR4_TZQCAL (1000) /* 1us */ 923*91f16700Schasinglulu #define LPDDR4_TZQLAT (30) /* tZQLAT, max(30ns,8tCK) */ 924*91f16700Schasinglulu #define LPDDR4_TZQRESET (50) /* ZQreset, max(3tCK,50ns) */ 925*91f16700Schasinglulu #define LPDDR4_TZQCKE (1) /* tZQCKE, max(1.75ns, 3tCK) */ 926*91f16700Schasinglulu 927*91f16700Schasinglulu /* write leveling */ 928*91f16700Schasinglulu #define LPDDR4_TWLMRD (40) /* tCK */ 929*91f16700Schasinglulu #define LPDDR4_TWLO (20) /* ns */ 930*91f16700Schasinglulu #define LPDDR4_TWLDQSEN (20) /* tCK */ 931*91f16700Schasinglulu 932*91f16700Schasinglulu /* CA training */ 933*91f16700Schasinglulu #define LPDDR4_TCAENT (250) /* ns */ 934*91f16700Schasinglulu #define LPDDR4_TADR (20) /* ns */ 935*91f16700Schasinglulu #define LPDDR4_TMRZ (1) /* 1.5ns */ 936*91f16700Schasinglulu #define LPDDR4_TVREF_LONG (250) /* ns */ 937*91f16700Schasinglulu #define LPDDR4_TVREF_SHORT (100) /* ns */ 938*91f16700Schasinglulu 939*91f16700Schasinglulu /* VRCG */ 940*91f16700Schasinglulu #define LPDDR4_TVRCG_ENABLE (200) /* ns */ 941*91f16700Schasinglulu #define LPDDR4_TVRCG_DISABLE (100) /* ns */ 942*91f16700Schasinglulu 943*91f16700Schasinglulu /* FSP */ 944*91f16700Schasinglulu #define LPDDR4_TFC_LONG (250) /* ns */ 945*91f16700Schasinglulu #define LPDDR4_TCKFSPE (7) /* max(7.5ns, 4tCK) */ 946*91f16700Schasinglulu #define LPDDR4_TCKFSPX (7) /* max(7.5ns, 4tCK) */ 947*91f16700Schasinglulu 948*91f16700Schasinglulu /* 949*91f16700Schasinglulu * Description: depend on input parameter "timing_config", 950*91f16700Schasinglulu * and calculate all lpddr4 951*91f16700Schasinglulu * spec timing to "pdram_timing" 952*91f16700Schasinglulu * parameters: 953*91f16700Schasinglulu * input: timing_config 954*91f16700Schasinglulu * output: pdram_timing 955*91f16700Schasinglulu */ 956*91f16700Schasinglulu static void lpddr4_get_parameter(struct timing_related_config *timing_config, 957*91f16700Schasinglulu struct dram_timing_t *pdram_timing) 958*91f16700Schasinglulu { 959*91f16700Schasinglulu uint32_t nmhz = timing_config->freq; 960*91f16700Schasinglulu uint32_t ddr_capability_per_die = get_max_die_capability(timing_config); 961*91f16700Schasinglulu uint32_t tmp, trp_tmp, trppb_tmp, tras_tmp; 962*91f16700Schasinglulu 963*91f16700Schasinglulu zeromem((void *)pdram_timing, sizeof(struct dram_timing_t)); 964*91f16700Schasinglulu pdram_timing->mhz = nmhz; 965*91f16700Schasinglulu pdram_timing->al = 0; 966*91f16700Schasinglulu pdram_timing->bl = timing_config->bl; 967*91f16700Schasinglulu 968*91f16700Schasinglulu /* 969*91f16700Schasinglulu * Only support Write Latency Set A here 970*91f16700Schasinglulu * 2133 1866 1600 1333 1066 800 533 266 971*91f16700Schasinglulu * RL, 36 32 28 24 20 14 10 6 972*91f16700Schasinglulu * WL, 18 16 14 12 10 8 6 4 973*91f16700Schasinglulu * nWR, 40 34 30 24 20 16 10 6 974*91f16700Schasinglulu * nRTP,16 14 12 10 8 8 8 8 975*91f16700Schasinglulu */ 976*91f16700Schasinglulu tmp = (timing_config->bl == 32) ? 1 : 0; 977*91f16700Schasinglulu 978*91f16700Schasinglulu /* 979*91f16700Schasinglulu * we always use WR preamble = 2tCK 980*91f16700Schasinglulu * RD preamble = Static 981*91f16700Schasinglulu */ 982*91f16700Schasinglulu tmp |= (1 << 2); 983*91f16700Schasinglulu if (nmhz <= 266) { 984*91f16700Schasinglulu pdram_timing->cl = 6; 985*91f16700Schasinglulu pdram_timing->cwl = 4; 986*91f16700Schasinglulu pdram_timing->twr = 6; 987*91f16700Schasinglulu pdram_timing->trtp = 8; 988*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL6_NRTP8 | LPDDR4_A_WL4; 989*91f16700Schasinglulu } else if (nmhz <= 533) { 990*91f16700Schasinglulu if (timing_config->rdbi) { 991*91f16700Schasinglulu pdram_timing->cl = 12; 992*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL12_NRTP8 | LPDDR4_A_WL6; 993*91f16700Schasinglulu } else { 994*91f16700Schasinglulu pdram_timing->cl = 10; 995*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL10_NRTP8 | LPDDR4_A_WL6; 996*91f16700Schasinglulu } 997*91f16700Schasinglulu pdram_timing->cwl = 6; 998*91f16700Schasinglulu pdram_timing->twr = 10; 999*91f16700Schasinglulu pdram_timing->trtp = 8; 1000*91f16700Schasinglulu tmp |= (1 << 4); 1001*91f16700Schasinglulu } else if (nmhz <= 800) { 1002*91f16700Schasinglulu if (timing_config->rdbi) { 1003*91f16700Schasinglulu pdram_timing->cl = 16; 1004*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL16_NRTP8 | LPDDR4_A_WL8; 1005*91f16700Schasinglulu } else { 1006*91f16700Schasinglulu pdram_timing->cl = 14; 1007*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL14_NRTP8 | LPDDR4_A_WL8; 1008*91f16700Schasinglulu } 1009*91f16700Schasinglulu pdram_timing->cwl = 8; 1010*91f16700Schasinglulu pdram_timing->twr = 16; 1011*91f16700Schasinglulu pdram_timing->trtp = 8; 1012*91f16700Schasinglulu tmp |= (2 << 4); 1013*91f16700Schasinglulu } else if (nmhz <= 1066) { 1014*91f16700Schasinglulu if (timing_config->rdbi) { 1015*91f16700Schasinglulu pdram_timing->cl = 22; 1016*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL22_NRTP8 | LPDDR4_A_WL10; 1017*91f16700Schasinglulu } else { 1018*91f16700Schasinglulu pdram_timing->cl = 20; 1019*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL20_NRTP8 | LPDDR4_A_WL10; 1020*91f16700Schasinglulu } 1021*91f16700Schasinglulu pdram_timing->cwl = 10; 1022*91f16700Schasinglulu pdram_timing->twr = 20; 1023*91f16700Schasinglulu pdram_timing->trtp = 8; 1024*91f16700Schasinglulu tmp |= (3 << 4); 1025*91f16700Schasinglulu } else if (nmhz <= 1333) { 1026*91f16700Schasinglulu if (timing_config->rdbi) { 1027*91f16700Schasinglulu pdram_timing->cl = 28; 1028*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL28_NRTP10 | 1029*91f16700Schasinglulu LPDDR4_A_WL12; 1030*91f16700Schasinglulu } else { 1031*91f16700Schasinglulu pdram_timing->cl = 24; 1032*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL24_NRTP10 | 1033*91f16700Schasinglulu LPDDR4_A_WL12; 1034*91f16700Schasinglulu } 1035*91f16700Schasinglulu pdram_timing->cwl = 12; 1036*91f16700Schasinglulu pdram_timing->twr = 24; 1037*91f16700Schasinglulu pdram_timing->trtp = 10; 1038*91f16700Schasinglulu tmp |= (4 << 4); 1039*91f16700Schasinglulu } else if (nmhz <= 1600) { 1040*91f16700Schasinglulu if (timing_config->rdbi) { 1041*91f16700Schasinglulu pdram_timing->cl = 32; 1042*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL32_NRTP12 | 1043*91f16700Schasinglulu LPDDR4_A_WL14; 1044*91f16700Schasinglulu } else { 1045*91f16700Schasinglulu pdram_timing->cl = 28; 1046*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL28_NRTP12 | 1047*91f16700Schasinglulu LPDDR4_A_WL14; 1048*91f16700Schasinglulu } 1049*91f16700Schasinglulu pdram_timing->cwl = 14; 1050*91f16700Schasinglulu pdram_timing->twr = 30; 1051*91f16700Schasinglulu pdram_timing->trtp = 12; 1052*91f16700Schasinglulu tmp |= (5 << 4); 1053*91f16700Schasinglulu } else if (nmhz <= 1866) { 1054*91f16700Schasinglulu if (timing_config->rdbi) { 1055*91f16700Schasinglulu pdram_timing->cl = 36; 1056*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL36_NRTP14 | 1057*91f16700Schasinglulu LPDDR4_A_WL16; 1058*91f16700Schasinglulu } else { 1059*91f16700Schasinglulu pdram_timing->cl = 32; 1060*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL32_NRTP14 | 1061*91f16700Schasinglulu LPDDR4_A_WL16; 1062*91f16700Schasinglulu } 1063*91f16700Schasinglulu pdram_timing->cwl = 16; 1064*91f16700Schasinglulu pdram_timing->twr = 34; 1065*91f16700Schasinglulu pdram_timing->trtp = 14; 1066*91f16700Schasinglulu tmp |= (6 << 4); 1067*91f16700Schasinglulu } else { 1068*91f16700Schasinglulu if (timing_config->rdbi) { 1069*91f16700Schasinglulu pdram_timing->cl = 40; 1070*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL40_NRTP16 | 1071*91f16700Schasinglulu LPDDR4_A_WL18; 1072*91f16700Schasinglulu } else { 1073*91f16700Schasinglulu pdram_timing->cl = 36; 1074*91f16700Schasinglulu pdram_timing->mr[2] = LPDDR4_RL36_NRTP16 | 1075*91f16700Schasinglulu LPDDR4_A_WL18; 1076*91f16700Schasinglulu } 1077*91f16700Schasinglulu pdram_timing->cwl = 18; 1078*91f16700Schasinglulu pdram_timing->twr = 40; 1079*91f16700Schasinglulu pdram_timing->trtp = 16; 1080*91f16700Schasinglulu tmp |= (7 << 4); 1081*91f16700Schasinglulu } 1082*91f16700Schasinglulu pdram_timing->mr[1] = tmp; 1083*91f16700Schasinglulu tmp = (timing_config->rdbi ? LPDDR4_DBI_RD_EN : 0) | 1084*91f16700Schasinglulu (timing_config->wdbi ? LPDDR4_DBI_WR_EN : 0); 1085*91f16700Schasinglulu switch (timing_config->dramds) { 1086*91f16700Schasinglulu case 240: 1087*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR4_PDDS_240 | tmp; 1088*91f16700Schasinglulu break; 1089*91f16700Schasinglulu case 120: 1090*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR4_PDDS_120 | tmp; 1091*91f16700Schasinglulu break; 1092*91f16700Schasinglulu case 80: 1093*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR4_PDDS_80 | tmp; 1094*91f16700Schasinglulu break; 1095*91f16700Schasinglulu case 60: 1096*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR4_PDDS_60 | tmp; 1097*91f16700Schasinglulu break; 1098*91f16700Schasinglulu case 48: 1099*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR4_PDDS_48 | tmp; 1100*91f16700Schasinglulu break; 1101*91f16700Schasinglulu case 40: 1102*91f16700Schasinglulu default: 1103*91f16700Schasinglulu pdram_timing->mr[3] = LPDDR4_PDDS_40 | tmp; 1104*91f16700Schasinglulu break; 1105*91f16700Schasinglulu } 1106*91f16700Schasinglulu pdram_timing->mr[0] = 0; 1107*91f16700Schasinglulu if (timing_config->odt) { 1108*91f16700Schasinglulu switch (timing_config->dramodt) { 1109*91f16700Schasinglulu case 240: 1110*91f16700Schasinglulu tmp = LPDDR4_DQODT_240; 1111*91f16700Schasinglulu break; 1112*91f16700Schasinglulu case 120: 1113*91f16700Schasinglulu tmp = LPDDR4_DQODT_120; 1114*91f16700Schasinglulu break; 1115*91f16700Schasinglulu case 80: 1116*91f16700Schasinglulu tmp = LPDDR4_DQODT_80; 1117*91f16700Schasinglulu break; 1118*91f16700Schasinglulu case 60: 1119*91f16700Schasinglulu tmp = LPDDR4_DQODT_60; 1120*91f16700Schasinglulu break; 1121*91f16700Schasinglulu case 48: 1122*91f16700Schasinglulu tmp = LPDDR4_DQODT_48; 1123*91f16700Schasinglulu break; 1124*91f16700Schasinglulu case 40: 1125*91f16700Schasinglulu default: 1126*91f16700Schasinglulu tmp = LPDDR4_DQODT_40; 1127*91f16700Schasinglulu break; 1128*91f16700Schasinglulu } 1129*91f16700Schasinglulu 1130*91f16700Schasinglulu switch (timing_config->caodt) { 1131*91f16700Schasinglulu case 240: 1132*91f16700Schasinglulu pdram_timing->mr11 = LPDDR4_CAODT_240 | tmp; 1133*91f16700Schasinglulu break; 1134*91f16700Schasinglulu case 120: 1135*91f16700Schasinglulu pdram_timing->mr11 = LPDDR4_CAODT_120 | tmp; 1136*91f16700Schasinglulu break; 1137*91f16700Schasinglulu case 80: 1138*91f16700Schasinglulu pdram_timing->mr11 = LPDDR4_CAODT_80 | tmp; 1139*91f16700Schasinglulu break; 1140*91f16700Schasinglulu case 60: 1141*91f16700Schasinglulu pdram_timing->mr11 = LPDDR4_CAODT_60 | tmp; 1142*91f16700Schasinglulu break; 1143*91f16700Schasinglulu case 48: 1144*91f16700Schasinglulu pdram_timing->mr11 = LPDDR4_CAODT_48 | tmp; 1145*91f16700Schasinglulu break; 1146*91f16700Schasinglulu case 40: 1147*91f16700Schasinglulu default: 1148*91f16700Schasinglulu pdram_timing->mr11 = LPDDR4_CAODT_40 | tmp; 1149*91f16700Schasinglulu break; 1150*91f16700Schasinglulu } 1151*91f16700Schasinglulu } else { 1152*91f16700Schasinglulu pdram_timing->mr11 = LPDDR4_CAODT_DIS | tmp; 1153*91f16700Schasinglulu } 1154*91f16700Schasinglulu 1155*91f16700Schasinglulu pdram_timing->tinit1 = (LPDDR4_TINIT1 * nmhz + 999) / 1000; 1156*91f16700Schasinglulu pdram_timing->tinit2 = (LPDDR4_TINIT2 * nmhz + 999) / 1000; 1157*91f16700Schasinglulu pdram_timing->tinit3 = (LPDDR4_TINIT3 * nmhz + 999) / 1000; 1158*91f16700Schasinglulu pdram_timing->tinit4 = (LPDDR4_TINIT4 * nmhz + 999) / 1000; 1159*91f16700Schasinglulu pdram_timing->tinit5 = (LPDDR4_TINIT5 * nmhz + 999) / 1000; 1160*91f16700Schasinglulu pdram_timing->trstl = (LPDDR4_TRSTL * nmhz + 999) / 1000; 1161*91f16700Schasinglulu pdram_timing->trsth = (LPDDR4_TRSTH * nmhz + 999) / 1000; 1162*91f16700Schasinglulu /* tREFI, average periodic refresh interval, 3.9us(4Gb-16Gb) */ 1163*91f16700Schasinglulu pdram_timing->trefi = (LPDDR4_TREFI_3_9_US * nmhz + 999) / 1000; 1164*91f16700Schasinglulu /* base timing */ 1165*91f16700Schasinglulu tmp = ((LPDDR4_TRCD * nmhz + 999) / 1000); 1166*91f16700Schasinglulu pdram_timing->trcd = max(4, tmp); 1167*91f16700Schasinglulu trppb_tmp = ((LPDDR4_TRP_PB * nmhz + 999) / 1000); 1168*91f16700Schasinglulu trppb_tmp = max(4, trppb_tmp); 1169*91f16700Schasinglulu pdram_timing->trppb = trppb_tmp; 1170*91f16700Schasinglulu trp_tmp = ((LPDDR4_TRP_AB * nmhz + 999) / 1000); 1171*91f16700Schasinglulu trp_tmp = max(4, trp_tmp); 1172*91f16700Schasinglulu pdram_timing->trp = trp_tmp; 1173*91f16700Schasinglulu tras_tmp = ((LPDDR4_TRAS * nmhz + 999) / 1000); 1174*91f16700Schasinglulu tras_tmp = max(3, tras_tmp); 1175*91f16700Schasinglulu pdram_timing->tras_min = tras_tmp; 1176*91f16700Schasinglulu pdram_timing->trc = (tras_tmp + trp_tmp); 1177*91f16700Schasinglulu tmp = ((LPDDR4_TRRD * nmhz + 999) / 1000); 1178*91f16700Schasinglulu pdram_timing->trrd = max(4, tmp); 1179*91f16700Schasinglulu if (timing_config->bl == 32) 1180*91f16700Schasinglulu pdram_timing->tccd = LPDDR4_TCCD_BL16; 1181*91f16700Schasinglulu else 1182*91f16700Schasinglulu pdram_timing->tccd = LPDDR4_TCCD_BL32; 1183*91f16700Schasinglulu pdram_timing->tccdmw = 4 * pdram_timing->tccd; 1184*91f16700Schasinglulu tmp = ((LPDDR4_TWTR * nmhz + 999) / 1000); 1185*91f16700Schasinglulu pdram_timing->twtr = max(8, tmp); 1186*91f16700Schasinglulu pdram_timing->trtw = ((LPDDR4_TRTW * nmhz + 999) / 1000); 1187*91f16700Schasinglulu pdram_timing->tras_max = ((LPDDR4_TRAS_MAX * nmhz + 999) / 1000); 1188*91f16700Schasinglulu pdram_timing->tfaw = (LPDDR4_TFAW * nmhz + 999) / 1000; 1189*91f16700Schasinglulu if (ddr_capability_per_die > 0x60000000) { 1190*91f16700Schasinglulu /* >= 12Gb */ 1191*91f16700Schasinglulu pdram_timing->trfc = 1192*91f16700Schasinglulu (LPDDR4_TRFC_12GBIT * nmhz + 999) / 1000; 1193*91f16700Schasinglulu tmp = (((LPDDR4_TRFC_12GBIT + 7) * nmhz + (nmhz >> 1) + 1194*91f16700Schasinglulu 999) / 1000); 1195*91f16700Schasinglulu } else if (ddr_capability_per_die > 0x30000000) { 1196*91f16700Schasinglulu pdram_timing->trfc = 1197*91f16700Schasinglulu (LPDDR4_TRFC_6GBIT * nmhz + 999) / 1000; 1198*91f16700Schasinglulu tmp = (((LPDDR4_TRFC_6GBIT + 7) * nmhz + (nmhz >> 1) + 1199*91f16700Schasinglulu 999) / 1000); 1200*91f16700Schasinglulu } else { 1201*91f16700Schasinglulu pdram_timing->trfc = 1202*91f16700Schasinglulu (LPDDR4_TRFC_4GBIT * nmhz + 999) / 1000; 1203*91f16700Schasinglulu tmp = (((LPDDR4_TRFC_4GBIT + 7) * nmhz + (nmhz >> 1) + 1204*91f16700Schasinglulu 999) / 1000); 1205*91f16700Schasinglulu } 1206*91f16700Schasinglulu pdram_timing->txsr = max(2, tmp); 1207*91f16700Schasinglulu pdram_timing->txsnr = max(2, tmp); 1208*91f16700Schasinglulu /* tdqsck use rounded down */ 1209*91f16700Schasinglulu pdram_timing->tdqsck = ((LPDDR4_TDQSCK_MIN * nmhz + 1210*91f16700Schasinglulu (nmhz >> 1)) / 1000); 1211*91f16700Schasinglulu pdram_timing->tdqsck_max = ((LPDDR4_TDQSCK_MAX * nmhz + 1212*91f16700Schasinglulu (nmhz >> 1) + 999) / 1000); 1213*91f16700Schasinglulu pdram_timing->tppd = LPDDR4_TPPD; 1214*91f16700Schasinglulu /* pd and sr */ 1215*91f16700Schasinglulu tmp = ((LPDDR4_TXP * nmhz + (nmhz >> 1) + 999) / 1000); 1216*91f16700Schasinglulu pdram_timing->txp = max(5, tmp); 1217*91f16700Schasinglulu tmp = ((LPDDR4_TCKE * nmhz + (nmhz >> 1) + 999) / 1000); 1218*91f16700Schasinglulu pdram_timing->tcke = max(4, tmp); 1219*91f16700Schasinglulu tmp = ((LPDDR4_TESCKE * nmhz + 1220*91f16700Schasinglulu ((nmhz * 3) / 4) + 1221*91f16700Schasinglulu 999) / 1000); 1222*91f16700Schasinglulu pdram_timing->tescke = max(3, tmp); 1223*91f16700Schasinglulu tmp = ((LPDDR4_TSR * nmhz + 999) / 1000); 1224*91f16700Schasinglulu pdram_timing->tsr = max(3, tmp); 1225*91f16700Schasinglulu tmp = ((LPDDR4_TCMDCKE * nmhz + 1226*91f16700Schasinglulu ((nmhz * 3) / 4) + 1227*91f16700Schasinglulu 999) / 1000); 1228*91f16700Schasinglulu pdram_timing->tcmdcke = max(3, tmp); 1229*91f16700Schasinglulu pdram_timing->tcscke = ((LPDDR4_TCSCKE * nmhz + 1230*91f16700Schasinglulu ((nmhz * 3) / 4) + 1231*91f16700Schasinglulu 999) / 1000); 1232*91f16700Schasinglulu tmp = ((LPDDR4_TCKELCS * nmhz + 999) / 1000); 1233*91f16700Schasinglulu pdram_timing->tckelcs = max(5, tmp); 1234*91f16700Schasinglulu pdram_timing->tcsckeh = ((LPDDR4_TCSCKEH * nmhz + 1235*91f16700Schasinglulu ((nmhz * 3) / 4) + 1236*91f16700Schasinglulu 999) / 1000); 1237*91f16700Schasinglulu tmp = ((LPDDR4_TCKEHCS * nmhz + 1238*91f16700Schasinglulu (nmhz >> 1) + 999) / 1000); 1239*91f16700Schasinglulu pdram_timing->tckehcs = max(5, tmp); 1240*91f16700Schasinglulu tmp = ((LPDDR4_TMRWCKEL * nmhz + 999) / 1000); 1241*91f16700Schasinglulu pdram_timing->tmrwckel = max(10, tmp); 1242*91f16700Schasinglulu tmp = ((LPDDR4_TCKELCMD * nmhz + (nmhz >> 1) + 1243*91f16700Schasinglulu 999) / 1000); 1244*91f16700Schasinglulu pdram_timing->tckelcmd = max(3, tmp); 1245*91f16700Schasinglulu tmp = ((LPDDR4_TCKEHCMD * nmhz + (nmhz >> 1) + 1246*91f16700Schasinglulu 999) / 1000); 1247*91f16700Schasinglulu pdram_timing->tckehcmd = max(3, tmp); 1248*91f16700Schasinglulu tmp = ((LPDDR4_TCKELPD * nmhz + (nmhz >> 1) + 1249*91f16700Schasinglulu 999) / 1000); 1250*91f16700Schasinglulu pdram_timing->tckelpd = max(3, tmp); 1251*91f16700Schasinglulu tmp = ((LPDDR4_TCKCKEL * nmhz + (nmhz >> 1) + 1252*91f16700Schasinglulu 999) / 1000); 1253*91f16700Schasinglulu pdram_timing->tckckel = max(3, tmp); 1254*91f16700Schasinglulu /* mode register timing */ 1255*91f16700Schasinglulu tmp = ((LPDDR4_TMRD * nmhz + 999) / 1000); 1256*91f16700Schasinglulu pdram_timing->tmrd = max(10, tmp); 1257*91f16700Schasinglulu pdram_timing->tmrr = LPDDR4_TMRR; 1258*91f16700Schasinglulu pdram_timing->tmrri = pdram_timing->trcd + 3; 1259*91f16700Schasinglulu /* ODT */ 1260*91f16700Schasinglulu pdram_timing->todton = (LPDDR4_TODTON * nmhz + (nmhz >> 1) + 999) 1261*91f16700Schasinglulu / 1000; 1262*91f16700Schasinglulu /* ZQ */ 1263*91f16700Schasinglulu pdram_timing->tzqcal = (LPDDR4_TZQCAL * nmhz + 999) / 1000; 1264*91f16700Schasinglulu tmp = ((LPDDR4_TZQLAT * nmhz + 999) / 1000); 1265*91f16700Schasinglulu pdram_timing->tzqlat = max(8, tmp); 1266*91f16700Schasinglulu tmp = ((LPDDR4_TZQRESET * nmhz + 999) / 1000); 1267*91f16700Schasinglulu pdram_timing->tzqreset = max(3, tmp); 1268*91f16700Schasinglulu tmp = ((LPDDR4_TZQCKE * nmhz + 1269*91f16700Schasinglulu ((nmhz * 3) / 4) + 1270*91f16700Schasinglulu 999) / 1000); 1271*91f16700Schasinglulu pdram_timing->tzqcke = max(3, tmp); 1272*91f16700Schasinglulu /* write leveling */ 1273*91f16700Schasinglulu pdram_timing->twlmrd = LPDDR4_TWLMRD; 1274*91f16700Schasinglulu pdram_timing->twlo = (LPDDR4_TWLO * nmhz + 999) / 1000; 1275*91f16700Schasinglulu pdram_timing->twldqsen = LPDDR4_TWLDQSEN; 1276*91f16700Schasinglulu /* CA training */ 1277*91f16700Schasinglulu pdram_timing->tcaent = (LPDDR4_TCAENT * nmhz + 999) / 1000; 1278*91f16700Schasinglulu pdram_timing->tadr = (LPDDR4_TADR * nmhz + 999) / 1000; 1279*91f16700Schasinglulu pdram_timing->tmrz = (LPDDR4_TMRZ * nmhz + (nmhz >> 1) + 999) / 1000; 1280*91f16700Schasinglulu pdram_timing->tvref_long = (LPDDR4_TVREF_LONG * nmhz + 999) / 1000; 1281*91f16700Schasinglulu pdram_timing->tvref_short = (LPDDR4_TVREF_SHORT * nmhz + 999) / 1000; 1282*91f16700Schasinglulu /* VRCG */ 1283*91f16700Schasinglulu pdram_timing->tvrcg_enable = (LPDDR4_TVRCG_ENABLE * nmhz + 1284*91f16700Schasinglulu 999) / 1000; 1285*91f16700Schasinglulu pdram_timing->tvrcg_disable = (LPDDR4_TVRCG_DISABLE * nmhz + 1286*91f16700Schasinglulu 999) / 1000; 1287*91f16700Schasinglulu /* FSP */ 1288*91f16700Schasinglulu pdram_timing->tfc_long = (LPDDR4_TFC_LONG * nmhz + 999) / 1000; 1289*91f16700Schasinglulu tmp = (LPDDR4_TCKFSPE * nmhz + (nmhz >> 1) + 999) / 1000; 1290*91f16700Schasinglulu pdram_timing->tckfspe = max(4, tmp); 1291*91f16700Schasinglulu tmp = (LPDDR4_TCKFSPX * nmhz + (nmhz >> 1) + 999) / 1000; 1292*91f16700Schasinglulu pdram_timing->tckfspx = max(4, tmp); 1293*91f16700Schasinglulu } 1294*91f16700Schasinglulu 1295*91f16700Schasinglulu /* 1296*91f16700Schasinglulu * Description: depend on input parameter "timing_config", 1297*91f16700Schasinglulu * and calculate correspond "dram_type" 1298*91f16700Schasinglulu * spec timing to "pdram_timing" 1299*91f16700Schasinglulu * parameters: 1300*91f16700Schasinglulu * input: timing_config 1301*91f16700Schasinglulu * output: pdram_timing 1302*91f16700Schasinglulu * NOTE: MR ODT is set, need to disable by controller 1303*91f16700Schasinglulu */ 1304*91f16700Schasinglulu void dram_get_parameter(struct timing_related_config *timing_config, 1305*91f16700Schasinglulu struct dram_timing_t *pdram_timing) 1306*91f16700Schasinglulu { 1307*91f16700Schasinglulu switch (timing_config->dram_type) { 1308*91f16700Schasinglulu case DDR3: 1309*91f16700Schasinglulu ddr3_get_parameter(timing_config, pdram_timing); 1310*91f16700Schasinglulu break; 1311*91f16700Schasinglulu case LPDDR2: 1312*91f16700Schasinglulu lpddr2_get_parameter(timing_config, pdram_timing); 1313*91f16700Schasinglulu break; 1314*91f16700Schasinglulu case LPDDR3: 1315*91f16700Schasinglulu lpddr3_get_parameter(timing_config, pdram_timing); 1316*91f16700Schasinglulu break; 1317*91f16700Schasinglulu case LPDDR4: 1318*91f16700Schasinglulu lpddr4_get_parameter(timing_config, pdram_timing); 1319*91f16700Schasinglulu break; 1320*91f16700Schasinglulu default: 1321*91f16700Schasinglulu /* Do nothing in default case */ 1322*91f16700Schasinglulu break; 1323*91f16700Schasinglulu } 1324*91f16700Schasinglulu } 1325