xref: /arm-trusted-firmware/plat/rockchip/rk3328/drivers/soc/soc.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <platform_def.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <arch_helpers.h>
10*91f16700Schasinglulu #include <common/debug.h>
11*91f16700Schasinglulu #include <drivers/console.h>
12*91f16700Schasinglulu #include <drivers/delay_timer.h>
13*91f16700Schasinglulu #include <lib/mmio.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include <ddr_parameter.h>
16*91f16700Schasinglulu #include <plat_private.h>
17*91f16700Schasinglulu #include <rk3328_def.h>
18*91f16700Schasinglulu #include <soc.h>
19*91f16700Schasinglulu 
20*91f16700Schasinglulu /* Table of regions to map using the MMU. */
21*91f16700Schasinglulu const mmap_region_t plat_rk_mmap[] = {
22*91f16700Schasinglulu 	MAP_REGION_FLAT(UART0_BASE, UART0_SIZE,
23*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
24*91f16700Schasinglulu 	MAP_REGION_FLAT(UART1_BASE, UART1_SIZE,
25*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
26*91f16700Schasinglulu 	MAP_REGION_FLAT(UART2_BASE, UART2_SIZE,
27*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
28*91f16700Schasinglulu 	MAP_REGION_FLAT(PMU_BASE, PMU_SIZE,
29*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
30*91f16700Schasinglulu 	MAP_REGION_FLAT(SGRF_BASE, SGRF_SIZE,
31*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
32*91f16700Schasinglulu 	MAP_REGION_FLAT(GPIO0_BASE, GPIO0_SIZE,
33*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
34*91f16700Schasinglulu 	MAP_REGION_FLAT(GPIO1_BASE, GPIO1_SIZE,
35*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
36*91f16700Schasinglulu 	MAP_REGION_FLAT(GPIO2_BASE, GPIO2_SIZE,
37*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
38*91f16700Schasinglulu 	MAP_REGION_FLAT(GPIO3_BASE, GPIO3_SIZE,
39*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
40*91f16700Schasinglulu 	MAP_REGION_FLAT(CRU_BASE, CRU_SIZE,
41*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
42*91f16700Schasinglulu 	MAP_REGION_FLAT(GRF_BASE, GRF_SIZE,
43*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
44*91f16700Schasinglulu 	MAP_REGION_FLAT(FIREWALL_DDR_BASE, FIREWALL_DDR_SIZE,
45*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
46*91f16700Schasinglulu 	MAP_REGION_FLAT(FIREWALL_CFG_BASE, FIREWALL_CFG_SIZE,
47*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
48*91f16700Schasinglulu 	MAP_REGION_FLAT(STIME_BASE, STIME_SIZE,
49*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
50*91f16700Schasinglulu 	MAP_REGION_FLAT(GIC400_BASE, GIC400_SIZE,
51*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
52*91f16700Schasinglulu 	MAP_REGION_FLAT(PMUSRAM_BASE, PMUSRAM_SIZE,
53*91f16700Schasinglulu 			MT_MEMORY | MT_RW | MT_SECURE),
54*91f16700Schasinglulu 	MAP_REGION_FLAT(SHARE_MEM_BASE, SHARE_MEM_SIZE,
55*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
56*91f16700Schasinglulu 	MAP_REGION_FLAT(DDR_GRF_BASE, DDR_GRF_SIZE,
57*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
58*91f16700Schasinglulu 	MAP_REGION_FLAT(DDR_UPCTL_BASE, DDR_UPCTL_SIZE,
59*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
60*91f16700Schasinglulu 	MAP_REGION_FLAT(PWM_BASE, PWM_SIZE,
61*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
62*91f16700Schasinglulu 	MAP_REGION_FLAT(DDR_PARAM_BASE, DDR_PARAM_SIZE,
63*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
64*91f16700Schasinglulu 	MAP_REGION_FLAT(EFUSE8_BASE, EFUSE8_SIZE,
65*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
66*91f16700Schasinglulu 	MAP_REGION_FLAT(EFUSE32_BASE, EFUSE32_SIZE,
67*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
68*91f16700Schasinglulu 	MAP_REGION_FLAT(DDR_PHY_BASE, DDR_PHY_SIZE,
69*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
70*91f16700Schasinglulu 	MAP_REGION_FLAT(SERVER_MSCH_BASE, SERVER_MSCH_SIZE,
71*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
72*91f16700Schasinglulu 	MAP_REGION_FLAT(DDR_MONITOR_BASE, DDR_MONITOR_SIZE,
73*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
74*91f16700Schasinglulu 	MAP_REGION_FLAT(VOP_BASE, VOP_SIZE,
75*91f16700Schasinglulu 			MT_DEVICE | MT_RW | MT_SECURE),
76*91f16700Schasinglulu 
77*91f16700Schasinglulu 	{ 0 }
78*91f16700Schasinglulu };
79*91f16700Schasinglulu 
80*91f16700Schasinglulu /* The RockChip power domain tree descriptor */
81*91f16700Schasinglulu const unsigned char rockchip_power_domain_tree_desc[] = {
82*91f16700Schasinglulu 	/* No of root nodes */
83*91f16700Schasinglulu 	PLATFORM_SYSTEM_COUNT,
84*91f16700Schasinglulu 	/* No of children for the root node */
85*91f16700Schasinglulu 	PLATFORM_CLUSTER_COUNT,
86*91f16700Schasinglulu 	/* No of children for the first cluster node */
87*91f16700Schasinglulu 	PLATFORM_CLUSTER0_CORE_COUNT,
88*91f16700Schasinglulu };
89*91f16700Schasinglulu 
90*91f16700Schasinglulu void secure_timer_init(void)
91*91f16700Schasinglulu {
92*91f16700Schasinglulu 	mmio_write_32(STIMER_CHN_BASE(1) + TIMER_LOADE_COUNT0, 0xffffffff);
93*91f16700Schasinglulu 	mmio_write_32(STIMER_CHN_BASE(1) + TIMER_LOADE_COUNT1, 0xffffffff);
94*91f16700Schasinglulu 	/* auto reload & enable the timer */
95*91f16700Schasinglulu 	mmio_write_32(STIMER_CHN_BASE(1) + TIMER_CONTROL_REG, TIMER_EN);
96*91f16700Schasinglulu }
97*91f16700Schasinglulu 
98*91f16700Schasinglulu void sgrf_init(void)
99*91f16700Schasinglulu {
100*91f16700Schasinglulu #ifdef PLAT_RK_SECURE_DDR_MINILOADER
101*91f16700Schasinglulu 	uint32_t i, val;
102*91f16700Schasinglulu 	struct param_ddr_usage usg;
103*91f16700Schasinglulu 
104*91f16700Schasinglulu 	/* general secure regions */
105*91f16700Schasinglulu 	usg = ddr_region_usage_parse(DDR_PARAM_BASE,
106*91f16700Schasinglulu 				     PLAT_MAX_DDR_CAPACITY_MB);
107*91f16700Schasinglulu 	for (i = 0; i < usg.s_nr; i++) {
108*91f16700Schasinglulu 		/* enable secure */
109*91f16700Schasinglulu 		val = mmio_read_32(FIREWALL_DDR_BASE +
110*91f16700Schasinglulu 			      FIREWALL_DDR_FW_DDR_CON_REG);
111*91f16700Schasinglulu 		val |= BIT(7 - i);
112*91f16700Schasinglulu 		mmio_write_32(FIREWALL_DDR_BASE +
113*91f16700Schasinglulu 			      FIREWALL_DDR_FW_DDR_CON_REG, val);
114*91f16700Schasinglulu 		/* map top and base */
115*91f16700Schasinglulu 		mmio_write_32(FIREWALL_DDR_BASE +
116*91f16700Schasinglulu 			      FIREWALL_DDR_FW_DDR_RGN(7 - i),
117*91f16700Schasinglulu 			      RG_MAP_SECURE(usg.s_top[i], usg.s_base[i]));
118*91f16700Schasinglulu 	}
119*91f16700Schasinglulu #endif
120*91f16700Schasinglulu 
121*91f16700Schasinglulu 	/* set ddr rgn0_top and rga0_top as 0 */
122*91f16700Schasinglulu 	mmio_write_32(FIREWALL_DDR_BASE + FIREWALL_DDR_FW_DDR_RGN(0), 0x0);
123*91f16700Schasinglulu 
124*91f16700Schasinglulu 	/* set all slave ip into no-secure, except stimer */
125*91f16700Schasinglulu 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(0),
126*91f16700Schasinglulu 		      SGRF_SLV_S_ALL_NS);
127*91f16700Schasinglulu 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(1),
128*91f16700Schasinglulu 		      SGRF_SLV_S_ALL_NS);
129*91f16700Schasinglulu 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(2),
130*91f16700Schasinglulu 		      SGRF_SLV_S_ALL_NS | STIMER_S);
131*91f16700Schasinglulu 	mmio_write_32(FIREWALL_CFG_BASE + FIREWALL_CFG_FW_SYS_CON(3),
132*91f16700Schasinglulu 		      SGRF_SLV_S_ALL_NS);
133*91f16700Schasinglulu 
134*91f16700Schasinglulu 	/* set all master ip into no-secure */
135*91f16700Schasinglulu 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(2), 0xf0000000);
136*91f16700Schasinglulu 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(3), SGRF_MST_S_ALL_NS);
137*91f16700Schasinglulu 	mmio_write_32(SGRF_BASE + SGRF_SOC_CON(4), SGRF_MST_S_ALL_NS);
138*91f16700Schasinglulu 
139*91f16700Schasinglulu 	/* set DMAC into no-secure */
140*91f16700Schasinglulu 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(3), DMA_IRQ_BOOT_NS);
141*91f16700Schasinglulu 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(4), DMA_PERI_CH_NS_15_0);
142*91f16700Schasinglulu 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(5), DMA_PERI_CH_NS_19_16);
143*91f16700Schasinglulu 	mmio_write_32(SGRF_BASE + SGRF_DMAC_CON(5), DMA_MANAGER_BOOT_NS);
144*91f16700Schasinglulu 
145*91f16700Schasinglulu 	/* soft reset dma before use */
146*91f16700Schasinglulu 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(3), DMA_SOFTRST_REQ);
147*91f16700Schasinglulu 	udelay(5);
148*91f16700Schasinglulu 	mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(3), DMA_SOFTRST_RLS);
149*91f16700Schasinglulu }
150*91f16700Schasinglulu 
151*91f16700Schasinglulu void plat_rockchip_soc_init(void)
152*91f16700Schasinglulu {
153*91f16700Schasinglulu 	secure_timer_init();
154*91f16700Schasinglulu 	sgrf_init();
155*91f16700Schasinglulu 
156*91f16700Schasinglulu 	NOTICE("BL31:Rockchip release version: v%d.%d\n",
157*91f16700Schasinglulu 	       MAJOR_VERSION, MINOR_VERSION);
158*91f16700Schasinglulu }
159