1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <platform_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <arch_helpers.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <drivers/delay_timer.h> 15*91f16700Schasinglulu #include <lib/mmio.h> 16*91f16700Schasinglulu #include <plat/common/platform.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #include <plat_private.h> 19*91f16700Schasinglulu #include <pmu.h> 20*91f16700Schasinglulu #include <pmu_com.h> 21*91f16700Schasinglulu #include <rk3288_def.h> 22*91f16700Schasinglulu #include <secure.h> 23*91f16700Schasinglulu #include <soc.h> 24*91f16700Schasinglulu 25*91f16700Schasinglulu DEFINE_BAKERY_LOCK(rockchip_pd_lock); 26*91f16700Schasinglulu 27*91f16700Schasinglulu static uint32_t cpu_warm_boot_addr; 28*91f16700Schasinglulu 29*91f16700Schasinglulu static uint32_t store_pmu_pwrmode_con; 30*91f16700Schasinglulu static uint32_t store_sgrf_soc_con0; 31*91f16700Schasinglulu static uint32_t store_sgrf_cpu_con0; 32*91f16700Schasinglulu 33*91f16700Schasinglulu /* These enum are variants of low power mode */ 34*91f16700Schasinglulu enum { 35*91f16700Schasinglulu ROCKCHIP_ARM_OFF_LOGIC_NORMAL = 0, 36*91f16700Schasinglulu ROCKCHIP_ARM_OFF_LOGIC_DEEP = 1, 37*91f16700Schasinglulu }; 38*91f16700Schasinglulu 39*91f16700Schasinglulu static inline int rk3288_pmu_bus_idle(uint32_t req, uint32_t idle) 40*91f16700Schasinglulu { 41*91f16700Schasinglulu uint32_t mask = BIT(req); 42*91f16700Schasinglulu uint32_t idle_mask = 0; 43*91f16700Schasinglulu uint32_t idle_target = 0; 44*91f16700Schasinglulu uint32_t val; 45*91f16700Schasinglulu uint32_t wait_cnt = 0; 46*91f16700Schasinglulu 47*91f16700Schasinglulu switch (req) { 48*91f16700Schasinglulu case bus_ide_req_gpu: 49*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_gpu) | BIT(pmu_idle_gpu); 50*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_gpu) | 51*91f16700Schasinglulu (idle << pmu_idle_gpu); 52*91f16700Schasinglulu break; 53*91f16700Schasinglulu case bus_ide_req_core: 54*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_core) | BIT(pmu_idle_core); 55*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_core) | 56*91f16700Schasinglulu (idle << pmu_idle_core); 57*91f16700Schasinglulu break; 58*91f16700Schasinglulu case bus_ide_req_cpup: 59*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_cpup) | BIT(pmu_idle_cpup); 60*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_cpup) | 61*91f16700Schasinglulu (idle << pmu_idle_cpup); 62*91f16700Schasinglulu break; 63*91f16700Schasinglulu case bus_ide_req_bus: 64*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_bus) | BIT(pmu_idle_bus); 65*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_bus) | 66*91f16700Schasinglulu (idle << pmu_idle_bus); 67*91f16700Schasinglulu break; 68*91f16700Schasinglulu case bus_ide_req_dma: 69*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_dma) | BIT(pmu_idle_dma); 70*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_dma) | 71*91f16700Schasinglulu (idle << pmu_idle_dma); 72*91f16700Schasinglulu break; 73*91f16700Schasinglulu case bus_ide_req_peri: 74*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_peri) | BIT(pmu_idle_peri); 75*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_peri) | 76*91f16700Schasinglulu (idle << pmu_idle_peri); 77*91f16700Schasinglulu break; 78*91f16700Schasinglulu case bus_ide_req_video: 79*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_video) | BIT(pmu_idle_video); 80*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_video) | 81*91f16700Schasinglulu (idle << pmu_idle_video); 82*91f16700Schasinglulu break; 83*91f16700Schasinglulu case bus_ide_req_hevc: 84*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_hevc) | BIT(pmu_idle_hevc); 85*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_hevc) | 86*91f16700Schasinglulu (idle << pmu_idle_hevc); 87*91f16700Schasinglulu break; 88*91f16700Schasinglulu case bus_ide_req_vio: 89*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_vio) | BIT(pmu_idle_vio); 90*91f16700Schasinglulu idle_target = (pmu_idle_ack_vio) | 91*91f16700Schasinglulu (idle << pmu_idle_vio); 92*91f16700Schasinglulu break; 93*91f16700Schasinglulu case bus_ide_req_alive: 94*91f16700Schasinglulu idle_mask = BIT(pmu_idle_ack_alive) | BIT(pmu_idle_alive); 95*91f16700Schasinglulu idle_target = (idle << pmu_idle_ack_alive) | 96*91f16700Schasinglulu (idle << pmu_idle_alive); 97*91f16700Schasinglulu break; 98*91f16700Schasinglulu default: 99*91f16700Schasinglulu ERROR("%s: Unsupported the idle request\n", __func__); 100*91f16700Schasinglulu break; 101*91f16700Schasinglulu } 102*91f16700Schasinglulu 103*91f16700Schasinglulu val = mmio_read_32(PMU_BASE + PMU_BUS_IDE_REQ); 104*91f16700Schasinglulu if (idle) 105*91f16700Schasinglulu val |= mask; 106*91f16700Schasinglulu else 107*91f16700Schasinglulu val &= ~mask; 108*91f16700Schasinglulu 109*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_BUS_IDE_REQ, val); 110*91f16700Schasinglulu 111*91f16700Schasinglulu while ((mmio_read_32(PMU_BASE + 112*91f16700Schasinglulu PMU_BUS_IDE_ST) & idle_mask) != idle_target) { 113*91f16700Schasinglulu wait_cnt++; 114*91f16700Schasinglulu if (!(wait_cnt % MAX_WAIT_CONUT)) 115*91f16700Schasinglulu WARN("%s:st=%x(%x)\n", __func__, 116*91f16700Schasinglulu mmio_read_32(PMU_BASE + PMU_BUS_IDE_ST), 117*91f16700Schasinglulu idle_mask); 118*91f16700Schasinglulu } 119*91f16700Schasinglulu 120*91f16700Schasinglulu return 0; 121*91f16700Schasinglulu } 122*91f16700Schasinglulu 123*91f16700Schasinglulu static bool rk3288_sleep_disable_osc(void) 124*91f16700Schasinglulu { 125*91f16700Schasinglulu static const uint32_t reg_offset[] = { GRF_UOC0_CON0, GRF_UOC1_CON0, 126*91f16700Schasinglulu GRF_UOC2_CON0 }; 127*91f16700Schasinglulu uint32_t reg, i; 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* 130*91f16700Schasinglulu * if any usb phy is still on(GRF_SIDDQ==0), that means we need the 131*91f16700Schasinglulu * function of usb wakeup, so do not switch to 32khz, since the usb phy 132*91f16700Schasinglulu * clk does not connect to 32khz osc 133*91f16700Schasinglulu */ 134*91f16700Schasinglulu for (i = 0; i < ARRAY_SIZE(reg_offset); i++) { 135*91f16700Schasinglulu reg = mmio_read_32(GRF_BASE + reg_offset[i]); 136*91f16700Schasinglulu if (!(reg & GRF_SIDDQ)) 137*91f16700Schasinglulu return false; 138*91f16700Schasinglulu } 139*91f16700Schasinglulu 140*91f16700Schasinglulu return true; 141*91f16700Schasinglulu } 142*91f16700Schasinglulu 143*91f16700Schasinglulu static void pmu_set_sleep_mode(int level) 144*91f16700Schasinglulu { 145*91f16700Schasinglulu uint32_t mode_set, mode_set1; 146*91f16700Schasinglulu bool osc_disable = rk3288_sleep_disable_osc(); 147*91f16700Schasinglulu 148*91f16700Schasinglulu mode_set = BIT(pmu_mode_glb_int_dis) | BIT(pmu_mode_l2_flush_en) | 149*91f16700Schasinglulu BIT(pmu_mode_sref0_enter) | BIT(pmu_mode_sref1_enter) | 150*91f16700Schasinglulu BIT(pmu_mode_ddrc0_gt) | BIT(pmu_mode_ddrc1_gt) | 151*91f16700Schasinglulu BIT(pmu_mode_en) | BIT(pmu_mode_chip_pd) | 152*91f16700Schasinglulu BIT(pmu_mode_scu_pd); 153*91f16700Schasinglulu 154*91f16700Schasinglulu mode_set1 = BIT(pmu_mode_clr_core) | BIT(pmu_mode_clr_cpup); 155*91f16700Schasinglulu 156*91f16700Schasinglulu if (level == ROCKCHIP_ARM_OFF_LOGIC_DEEP) { 157*91f16700Schasinglulu /* arm off, logic deep sleep */ 158*91f16700Schasinglulu mode_set |= BIT(pmu_mode_bus_pd) | BIT(pmu_mode_pmu_use_lf) | 159*91f16700Schasinglulu BIT(pmu_mode_ddrio1_ret) | 160*91f16700Schasinglulu BIT(pmu_mode_ddrio0_ret) | 161*91f16700Schasinglulu BIT(pmu_mode_pmu_alive_use_lf) | 162*91f16700Schasinglulu BIT(pmu_mode_pll_pd); 163*91f16700Schasinglulu 164*91f16700Schasinglulu if (osc_disable) 165*91f16700Schasinglulu mode_set |= BIT(pmu_mode_osc_dis); 166*91f16700Schasinglulu 167*91f16700Schasinglulu mode_set1 |= BIT(pmu_mode_clr_alive) | BIT(pmu_mode_clr_bus) | 168*91f16700Schasinglulu BIT(pmu_mode_clr_peri) | BIT(pmu_mode_clr_dma); 169*91f16700Schasinglulu 170*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_WAKEUP_CFG1, 171*91f16700Schasinglulu pmu_armint_wakeup_en); 172*91f16700Schasinglulu 173*91f16700Schasinglulu /* 174*91f16700Schasinglulu * In deep suspend we use PMU_PMU_USE_LF to let the rk3288 175*91f16700Schasinglulu * switch its main clock supply to the alternative 32kHz 176*91f16700Schasinglulu * source. Therefore set 30ms on a 32kHz clock for pmic 177*91f16700Schasinglulu * stabilization. Similar 30ms on 24MHz for the other 178*91f16700Schasinglulu * mode below. 179*91f16700Schasinglulu */ 180*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_STABL_CNT, 32 * 30); 181*91f16700Schasinglulu 182*91f16700Schasinglulu /* only wait for stabilization, if we turned the osc off */ 183*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_OSC_CNT, 184*91f16700Schasinglulu osc_disable ? 32 * 30 : 0); 185*91f16700Schasinglulu } else { 186*91f16700Schasinglulu /* 187*91f16700Schasinglulu * arm off, logic normal 188*91f16700Schasinglulu * if pmu_clk_core_src_gate_en is not set, 189*91f16700Schasinglulu * wakeup will be error 190*91f16700Schasinglulu */ 191*91f16700Schasinglulu mode_set |= BIT(pmu_mode_core_src_gt); 192*91f16700Schasinglulu 193*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_WAKEUP_CFG1, 194*91f16700Schasinglulu BIT(pmu_armint_wakeup_en) | 195*91f16700Schasinglulu BIT(pmu_gpioint_wakeup_en)); 196*91f16700Schasinglulu 197*91f16700Schasinglulu /* 30ms on a 24MHz clock for pmic stabilization */ 198*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_STABL_CNT, 24000 * 30); 199*91f16700Schasinglulu 200*91f16700Schasinglulu /* oscillator is still running, so no need to wait */ 201*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_OSC_CNT, 0); 202*91f16700Schasinglulu } 203*91f16700Schasinglulu 204*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, mode_set); 205*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_PWRMODE_CON1, mode_set1); 206*91f16700Schasinglulu } 207*91f16700Schasinglulu 208*91f16700Schasinglulu static int cpus_power_domain_on(uint32_t cpu_id) 209*91f16700Schasinglulu { 210*91f16700Schasinglulu uint32_t cpu_pd; 211*91f16700Schasinglulu 212*91f16700Schasinglulu cpu_pd = PD_CPU0 + cpu_id; 213*91f16700Schasinglulu 214*91f16700Schasinglulu /* if the core has been on, power it off first */ 215*91f16700Schasinglulu if (pmu_power_domain_st(cpu_pd) == pmu_pd_on) { 216*91f16700Schasinglulu /* put core in reset - some sort of A12/A17 bug */ 217*91f16700Schasinglulu mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(0), 218*91f16700Schasinglulu BIT(cpu_id) | (BIT(cpu_id) << 16)); 219*91f16700Schasinglulu 220*91f16700Schasinglulu pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 221*91f16700Schasinglulu } 222*91f16700Schasinglulu 223*91f16700Schasinglulu pmu_power_domain_ctr(cpu_pd, pmu_pd_on); 224*91f16700Schasinglulu 225*91f16700Schasinglulu /* pull core out of reset */ 226*91f16700Schasinglulu mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(0), BIT(cpu_id) << 16); 227*91f16700Schasinglulu 228*91f16700Schasinglulu return 0; 229*91f16700Schasinglulu } 230*91f16700Schasinglulu 231*91f16700Schasinglulu static int cpus_power_domain_off(uint32_t cpu_id) 232*91f16700Schasinglulu { 233*91f16700Schasinglulu uint32_t cpu_pd = PD_CPU0 + cpu_id; 234*91f16700Schasinglulu 235*91f16700Schasinglulu if (pmu_power_domain_st(cpu_pd) == pmu_pd_off) 236*91f16700Schasinglulu return 0; 237*91f16700Schasinglulu 238*91f16700Schasinglulu if (check_cpu_wfie(cpu_id, CKECK_WFEI_MSK)) 239*91f16700Schasinglulu return -EINVAL; 240*91f16700Schasinglulu 241*91f16700Schasinglulu /* put core in reset - some sort of A12/A17 bug */ 242*91f16700Schasinglulu mmio_write_32(CRU_BASE + CRU_SOFTRSTS_CON(0), 243*91f16700Schasinglulu BIT(cpu_id) | (BIT(cpu_id) << 16)); 244*91f16700Schasinglulu 245*91f16700Schasinglulu pmu_power_domain_ctr(cpu_pd, pmu_pd_off); 246*91f16700Schasinglulu 247*91f16700Schasinglulu return 0; 248*91f16700Schasinglulu } 249*91f16700Schasinglulu 250*91f16700Schasinglulu static void nonboot_cpus_off(void) 251*91f16700Schasinglulu { 252*91f16700Schasinglulu uint32_t boot_cpu, cpu; 253*91f16700Schasinglulu 254*91f16700Schasinglulu boot_cpu = plat_my_core_pos(); 255*91f16700Schasinglulu boot_cpu = MPIDR_AFFLVL0_VAL(read_mpidr()); 256*91f16700Schasinglulu 257*91f16700Schasinglulu /* turn off noboot cpus */ 258*91f16700Schasinglulu for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) { 259*91f16700Schasinglulu if (cpu == boot_cpu) 260*91f16700Schasinglulu continue; 261*91f16700Schasinglulu 262*91f16700Schasinglulu cpus_power_domain_off(cpu); 263*91f16700Schasinglulu } 264*91f16700Schasinglulu } 265*91f16700Schasinglulu 266*91f16700Schasinglulu void sram_save(void) 267*91f16700Schasinglulu { 268*91f16700Schasinglulu /* TODO: support the sdram save for rk3288 SoCs*/ 269*91f16700Schasinglulu } 270*91f16700Schasinglulu 271*91f16700Schasinglulu void sram_restore(void) 272*91f16700Schasinglulu { 273*91f16700Schasinglulu /* TODO: support the sdram restore for rk3288 SoCs */ 274*91f16700Schasinglulu } 275*91f16700Schasinglulu 276*91f16700Schasinglulu int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint) 277*91f16700Schasinglulu { 278*91f16700Schasinglulu uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 279*91f16700Schasinglulu 280*91f16700Schasinglulu assert(cpu_id < PLATFORM_CORE_COUNT); 281*91f16700Schasinglulu assert(cpuson_flags[cpu_id] == 0); 282*91f16700Schasinglulu cpuson_flags[cpu_id] = PMU_CPU_HOTPLUG; 283*91f16700Schasinglulu cpuson_entry_point[cpu_id] = entrypoint; 284*91f16700Schasinglulu dsb(); 285*91f16700Schasinglulu 286*91f16700Schasinglulu cpus_power_domain_on(cpu_id); 287*91f16700Schasinglulu 288*91f16700Schasinglulu /* 289*91f16700Schasinglulu * We communicate with the bootrom to active the cpus other 290*91f16700Schasinglulu * than cpu0, after a blob of initialize code, they will 291*91f16700Schasinglulu * stay at wfe state, once they are activated, they will check 292*91f16700Schasinglulu * the mailbox: 293*91f16700Schasinglulu * sram_base_addr + 4: 0xdeadbeaf 294*91f16700Schasinglulu * sram_base_addr + 8: start address for pc 295*91f16700Schasinglulu * The cpu0 need to wait the other cpus other than cpu0 entering 296*91f16700Schasinglulu * the wfe state.The wait time is affected by many aspects. 297*91f16700Schasinglulu * (e.g: cpu frequency, bootrom frequency, sram frequency, ...) 298*91f16700Schasinglulu */ 299*91f16700Schasinglulu mdelay(1); /* ensure the cpus other than cpu0 to startup */ 300*91f16700Schasinglulu 301*91f16700Schasinglulu /* tell the bootrom mailbox where to start from */ 302*91f16700Schasinglulu mmio_write_32(SRAM_BASE + 8, cpu_warm_boot_addr); 303*91f16700Schasinglulu mmio_write_32(SRAM_BASE + 4, 0xDEADBEAF); 304*91f16700Schasinglulu dsb(); 305*91f16700Schasinglulu sev(); 306*91f16700Schasinglulu 307*91f16700Schasinglulu return 0; 308*91f16700Schasinglulu } 309*91f16700Schasinglulu 310*91f16700Schasinglulu int rockchip_soc_cores_pwr_dm_on_finish(void) 311*91f16700Schasinglulu { 312*91f16700Schasinglulu return 0; 313*91f16700Schasinglulu } 314*91f16700Schasinglulu 315*91f16700Schasinglulu int rockchip_soc_sys_pwr_dm_resume(void) 316*91f16700Schasinglulu { 317*91f16700Schasinglulu mmio_write_32(PMU_BASE + PMU_PWRMODE_CON, store_pmu_pwrmode_con); 318*91f16700Schasinglulu mmio_write_32(SGRF_BASE + SGRF_CPU_CON(0), 319*91f16700Schasinglulu store_sgrf_cpu_con0 | SGRF_DAPDEVICE_MSK); 320*91f16700Schasinglulu 321*91f16700Schasinglulu /* disable fastboot mode */ 322*91f16700Schasinglulu mmio_write_32(SGRF_BASE + SGRF_SOC_CON(0), 323*91f16700Schasinglulu store_sgrf_soc_con0 | SGRF_FAST_BOOT_DIS); 324*91f16700Schasinglulu 325*91f16700Schasinglulu secure_watchdog_ungate(); 326*91f16700Schasinglulu clk_gate_con_restore(); 327*91f16700Schasinglulu clk_sel_con_restore(); 328*91f16700Schasinglulu clk_plls_resume(); 329*91f16700Schasinglulu 330*91f16700Schasinglulu secure_gic_init(); 331*91f16700Schasinglulu plat_rockchip_gic_init(); 332*91f16700Schasinglulu 333*91f16700Schasinglulu return 0; 334*91f16700Schasinglulu } 335*91f16700Schasinglulu 336*91f16700Schasinglulu int rockchip_soc_sys_pwr_dm_suspend(void) 337*91f16700Schasinglulu { 338*91f16700Schasinglulu nonboot_cpus_off(); 339*91f16700Schasinglulu 340*91f16700Schasinglulu store_sgrf_cpu_con0 = mmio_read_32(SGRF_BASE + SGRF_CPU_CON(0)); 341*91f16700Schasinglulu store_sgrf_soc_con0 = mmio_read_32(SGRF_BASE + SGRF_SOC_CON(0)); 342*91f16700Schasinglulu store_pmu_pwrmode_con = mmio_read_32(PMU_BASE + PMU_PWRMODE_CON); 343*91f16700Schasinglulu 344*91f16700Schasinglulu /* save clk-gates and ungate all for suspend */ 345*91f16700Schasinglulu clk_gate_con_save(); 346*91f16700Schasinglulu clk_gate_con_disable(); 347*91f16700Schasinglulu clk_sel_con_save(); 348*91f16700Schasinglulu 349*91f16700Schasinglulu pmu_set_sleep_mode(ROCKCHIP_ARM_OFF_LOGIC_NORMAL); 350*91f16700Schasinglulu 351*91f16700Schasinglulu clk_plls_suspend(); 352*91f16700Schasinglulu secure_watchdog_gate(); 353*91f16700Schasinglulu 354*91f16700Schasinglulu /* 355*91f16700Schasinglulu * The dapswjdp can not auto reset before resume, that cause it may 356*91f16700Schasinglulu * access some illegal address during resume. Let's disable it before 357*91f16700Schasinglulu * suspend, and the MASKROM will enable it back. 358*91f16700Schasinglulu */ 359*91f16700Schasinglulu mmio_write_32(SGRF_BASE + SGRF_CPU_CON(0), SGRF_DAPDEVICE_MSK); 360*91f16700Schasinglulu 361*91f16700Schasinglulu /* 362*91f16700Schasinglulu * SGRF_FAST_BOOT_EN - system to boot from FAST_BOOT_ADDR 363*91f16700Schasinglulu */ 364*91f16700Schasinglulu mmio_write_32(SGRF_BASE + SGRF_SOC_CON(0), SGRF_FAST_BOOT_ENA); 365*91f16700Schasinglulu 366*91f16700Schasinglulu /* boot-address of resuming system is from this register value */ 367*91f16700Schasinglulu mmio_write_32(SGRF_BASE + SGRF_FAST_BOOT_ADDR, 368*91f16700Schasinglulu (uint32_t)&pmu_cpuson_entrypoint); 369*91f16700Schasinglulu 370*91f16700Schasinglulu /* flush all caches - otherwise we might loose the resume address */ 371*91f16700Schasinglulu dcsw_op_all(DC_OP_CISW); 372*91f16700Schasinglulu 373*91f16700Schasinglulu return 0; 374*91f16700Schasinglulu } 375*91f16700Schasinglulu 376*91f16700Schasinglulu void rockchip_plat_mmu_svc_mon(void) 377*91f16700Schasinglulu { 378*91f16700Schasinglulu } 379*91f16700Schasinglulu 380*91f16700Schasinglulu void plat_rockchip_pmu_init(void) 381*91f16700Schasinglulu { 382*91f16700Schasinglulu uint32_t cpu; 383*91f16700Schasinglulu 384*91f16700Schasinglulu cpu_warm_boot_addr = (uint32_t)platform_cpu_warmboot; 385*91f16700Schasinglulu 386*91f16700Schasinglulu /* on boot all power-domains are on */ 387*91f16700Schasinglulu for (cpu = 0; cpu < PLATFORM_CORE_COUNT; cpu++) 388*91f16700Schasinglulu cpuson_flags[cpu] = pmu_pd_on; 389*91f16700Schasinglulu 390*91f16700Schasinglulu nonboot_cpus_off(); 391*91f16700Schasinglulu } 392