1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef __PLATFORM_DEF_H__ 8*91f16700Schasinglulu #define __PLATFORM_DEF_H__ 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch.h> 11*91f16700Schasinglulu #include <common_def.h> 12*91f16700Schasinglulu #include <px30_def.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #define DEBUG_XLAT_TABLE 0 15*91f16700Schasinglulu 16*91f16700Schasinglulu /******************************************************************************* 17*91f16700Schasinglulu * Platform binary types for linking 18*91f16700Schasinglulu ******************************************************************************/ 19*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 20*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH aarch64 21*91f16700Schasinglulu 22*91f16700Schasinglulu /******************************************************************************* 23*91f16700Schasinglulu * Generic platform constants 24*91f16700Schasinglulu ******************************************************************************/ 25*91f16700Schasinglulu 26*91f16700Schasinglulu /* Size of cacheable stacks */ 27*91f16700Schasinglulu #if DEBUG_XLAT_TABLE 28*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x800 29*91f16700Schasinglulu #elif IMAGE_BL1 30*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x440 31*91f16700Schasinglulu #elif IMAGE_BL2 32*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x400 33*91f16700Schasinglulu #elif IMAGE_BL31 34*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x800 35*91f16700Schasinglulu #elif IMAGE_BL32 36*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x440 37*91f16700Schasinglulu #endif 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 40*91f16700Schasinglulu 41*91f16700Schasinglulu #define PLATFORM_MAX_AFFLVL MPIDR_AFFLVL2 42*91f16700Schasinglulu #define PLATFORM_SYSTEM_COUNT U(1) 43*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(1) 44*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT U(4) 45*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 46*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 47*91f16700Schasinglulu PLATFORM_CLUSTER0_CORE_COUNT) 48*91f16700Schasinglulu 49*91f16700Schasinglulu #define PLATFORM_NUM_AFFS (PLATFORM_SYSTEM_COUNT + \ 50*91f16700Schasinglulu PLATFORM_CLUSTER_COUNT + \ 51*91f16700Schasinglulu PLATFORM_CORE_COUNT) 52*91f16700Schasinglulu 53*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 54*91f16700Schasinglulu 55*91f16700Schasinglulu #define PLAT_RK_CLST_TO_CPUID_SHIFT 8 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* 58*91f16700Schasinglulu * This macro defines the deepest retention state possible. A higher state 59*91f16700Schasinglulu * id will represent an invalid or a power down state. 60*91f16700Schasinglulu */ 61*91f16700Schasinglulu #define PLAT_MAX_RET_STATE 1 62*91f16700Schasinglulu 63*91f16700Schasinglulu /* 64*91f16700Schasinglulu * This macro defines the deepest power down states possible. Any state ID 65*91f16700Schasinglulu * higher than this is invalid. 66*91f16700Schasinglulu */ 67*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE 2 68*91f16700Schasinglulu 69*91f16700Schasinglulu /******************************************************************************* 70*91f16700Schasinglulu * Platform memory map related constants 71*91f16700Schasinglulu ******************************************************************************/ 72*91f16700Schasinglulu /* TF text, ro, rw, Size: 1MB */ 73*91f16700Schasinglulu #define TZRAM_BASE (0x0) 74*91f16700Schasinglulu #define TZRAM_SIZE (0x100000) 75*91f16700Schasinglulu 76*91f16700Schasinglulu /******************************************************************************* 77*91f16700Schasinglulu * BL31 specific defines. 78*91f16700Schasinglulu ******************************************************************************/ 79*91f16700Schasinglulu /* 80*91f16700Schasinglulu * Put BL3-1 at the top of the Trusted RAM 81*91f16700Schasinglulu */ 82*91f16700Schasinglulu #define BL31_BASE (TZRAM_BASE + 0x40000) 83*91f16700Schasinglulu #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 84*91f16700Schasinglulu 85*91f16700Schasinglulu /******************************************************************************* 86*91f16700Schasinglulu * Platform specific page table and MMU setup constants 87*91f16700Schasinglulu ******************************************************************************/ 88*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 89*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 90*91f16700Schasinglulu #define ADDR_SPACE_SIZE (1ull << 32) 91*91f16700Schasinglulu #define MAX_XLAT_TABLES 8 92*91f16700Schasinglulu #define MAX_MMAP_REGIONS 27 93*91f16700Schasinglulu 94*91f16700Schasinglulu /******************************************************************************* 95*91f16700Schasinglulu * Declarations and constants to access the mailboxes safely. Each mailbox is 96*91f16700Schasinglulu * aligned on the biggest cache line size in the platform. This is known only 97*91f16700Schasinglulu * to the platform as it might have a combination of integrated and external 98*91f16700Schasinglulu * caches. Such alignment ensures that two maiboxes do not sit on the same cache 99*91f16700Schasinglulu * line at any cache level. They could belong to different cpus/clusters & 100*91f16700Schasinglulu * get written while being protected by different locks causing corruption of 101*91f16700Schasinglulu * a valid mailbox address. 102*91f16700Schasinglulu ******************************************************************************/ 103*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT 6 104*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 105*91f16700Schasinglulu 106*91f16700Schasinglulu /* 107*91f16700Schasinglulu * Define GICD and GICC and GICR base 108*91f16700Schasinglulu */ 109*91f16700Schasinglulu #define PLAT_RK_GICD_BASE PX30_GICD_BASE 110*91f16700Schasinglulu #define PLAT_RK_GICC_BASE PX30_GICC_BASE 111*91f16700Schasinglulu 112*91f16700Schasinglulu #define PLAT_RK_UART_BASE PX30_UART_BASE 113*91f16700Schasinglulu #define PLAT_RK_UART_CLOCK PX30_UART_CLOCK 114*91f16700Schasinglulu #define PLAT_RK_UART_BAUDRATE PX30_BAUDRATE 115*91f16700Schasinglulu 116*91f16700Schasinglulu #define PLAT_RK_PRIMARY_CPU 0x0 117*91f16700Schasinglulu 118*91f16700Schasinglulu #endif /* __PLATFORM_DEF_H__ */ 119