1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef __PMU_H__ 8*91f16700Schasinglulu #define __PMU_H__ 9*91f16700Schasinglulu 10*91f16700Schasinglulu /* Needed aligned 16 bytes for sp stack top */ 11*91f16700Schasinglulu #define PSRAM_SP_TOP ((PMUSRAM_BASE + PMUSRAM_RSIZE) & ~0xf) 12*91f16700Schasinglulu 13*91f16700Schasinglulu /***************************************************************************** 14*91f16700Schasinglulu * pmu con,reg 15*91f16700Schasinglulu *****************************************************************************/ 16*91f16700Schasinglulu #define PMU_WKUP_CFG0_LO 0x00 17*91f16700Schasinglulu #define PMU_WKUP_CFG0_HI 0x04 18*91f16700Schasinglulu #define PMU_WKUP_CFG1_LO 0x08 19*91f16700Schasinglulu #define PMU_WKUP_CFG1_HI 0x0c 20*91f16700Schasinglulu #define PMU_WKUP_CFG2_LO 0x10 21*91f16700Schasinglulu 22*91f16700Schasinglulu #define PMU_PWRDN_CON 0x18 23*91f16700Schasinglulu #define PMU_PWRDN_ST 0x20 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define PMU_PWRMODE_CORE_LO 0x24 26*91f16700Schasinglulu #define PMU_PWRMODE_CORE_HI 0x28 27*91f16700Schasinglulu #define PMU_PWRMODE_COMMON_CON_LO 0x2c 28*91f16700Schasinglulu #define PMU_PWRMODE_COMMON_CON_HI 0x30 29*91f16700Schasinglulu 30*91f16700Schasinglulu #define PMU_SFT_CON 0x34 31*91f16700Schasinglulu #define PMU_INT_ST 0x44 32*91f16700Schasinglulu #define PMU_BUS_IDLE_REQ 0x64 33*91f16700Schasinglulu #define PMU_BUS_IDLE_ST 0x6c 34*91f16700Schasinglulu 35*91f16700Schasinglulu #define PMU_OSC_CNT_LO 0x74 36*91f16700Schasinglulu #define PMU_OSC_CNT_HI 0x78 37*91f16700Schasinglulu #define PMU_PLLLOCK_CNT_LO 0x7c 38*91f16700Schasinglulu #define PMU_PLLLOCK_CNT_HI 0x80 39*91f16700Schasinglulu #define PMU_PLLRST_CNT_LO 0x84 40*91f16700Schasinglulu #define PMU_PLLRST_CNT_HI 0x88 41*91f16700Schasinglulu #define PMU_STABLE_CNT_LO 0x8c 42*91f16700Schasinglulu #define PMU_STABLE_CNT_HI 0x90 43*91f16700Schasinglulu #define PMU_WAKEUP_RST_CLR_LO 0x9c 44*91f16700Schasinglulu #define PMU_WAKEUP_RST_CLR_HI 0xa0 45*91f16700Schasinglulu 46*91f16700Schasinglulu #define PMU_DDR_SREF_ST 0xa4 47*91f16700Schasinglulu 48*91f16700Schasinglulu #define PMU_SYS_REG0_LO 0xa8 49*91f16700Schasinglulu #define PMU_SYS_REG0_HI 0xac 50*91f16700Schasinglulu #define PMU_SYS_REG1_LO 0xb0 51*91f16700Schasinglulu #define PMU_SYS_REG1_HI 0xb4 52*91f16700Schasinglulu #define PMU_SYS_REG2_LO 0xb8 53*91f16700Schasinglulu #define PMU_SYS_REG2_HI 0xbc 54*91f16700Schasinglulu #define PMU_SYS_REG3_LO 0xc0 55*91f16700Schasinglulu #define PMU_SYS_REG3_HI 0xc4 56*91f16700Schasinglulu 57*91f16700Schasinglulu #define PMU_SCU_PWRDN_CNT_LO 0xc8 58*91f16700Schasinglulu #define PMU_SCU_PWRDN_CNT_HI 0xcc 59*91f16700Schasinglulu #define PMU_SCU_PWRUP_CNT_LO 0xd0 60*91f16700Schasinglulu #define PMU_SCU_PWRUP_CNT_HI 0xd4 61*91f16700Schasinglulu 62*91f16700Schasinglulu #define PMU_TIMEOUT_CNT_LO 0xd8 63*91f16700Schasinglulu #define PMU_TIMEOUT_CNT_HI 0xdc 64*91f16700Schasinglulu 65*91f16700Schasinglulu #define PMU_CPUAPM_CON(cpu) (0xe0 + (cpu) * 0x4) 66*91f16700Schasinglulu 67*91f16700Schasinglulu #define CORES_PM_DISABLE 0x0 68*91f16700Schasinglulu #define CLST_CPUS_MSK 0xf 69*91f16700Schasinglulu 70*91f16700Schasinglulu #define PD_CTR_LOOP 500 71*91f16700Schasinglulu #define PD_CHECK_LOOP 500 72*91f16700Schasinglulu #define WFEI_CHECK_LOOP 500 73*91f16700Schasinglulu #define BUS_IDLE_LOOP 1000 74*91f16700Schasinglulu 75*91f16700Schasinglulu enum pmu_wkup_cfg2 { 76*91f16700Schasinglulu pmu_cluster_wkup_en = 0, 77*91f16700Schasinglulu pmu_gpio_wkup_en = 2, 78*91f16700Schasinglulu pmu_sdio_wkup_en = 3, 79*91f16700Schasinglulu pmu_sdmmc_wkup_en = 4, 80*91f16700Schasinglulu pmu_uart0_wkup_en = 5, 81*91f16700Schasinglulu pmu_timer_wkup_en = 6, 82*91f16700Schasinglulu pmu_usbdev_wkup_en = 7, 83*91f16700Schasinglulu pmu_sft_wkup_en = 8, 84*91f16700Schasinglulu pmu_timeout_wkup_en = 10, 85*91f16700Schasinglulu }; 86*91f16700Schasinglulu 87*91f16700Schasinglulu enum pmu_powermode_core_lo { 88*91f16700Schasinglulu pmu_global_int_dis = 0, 89*91f16700Schasinglulu pmu_core_src_gt = 1, 90*91f16700Schasinglulu pmu_cpu0_pd = 3, 91*91f16700Schasinglulu pmu_clr_core = 5, 92*91f16700Schasinglulu pmu_scu_pd = 6, 93*91f16700Schasinglulu pmu_l2_idle = 8, 94*91f16700Schasinglulu pmu_l2_flush = 9, 95*91f16700Schasinglulu pmu_clr_bus2main = 10, 96*91f16700Schasinglulu pmu_clr_peri2msch = 11, 97*91f16700Schasinglulu }; 98*91f16700Schasinglulu 99*91f16700Schasinglulu enum pmu_powermode_core_hi { 100*91f16700Schasinglulu pmu_apll_pd_en = 3, 101*91f16700Schasinglulu pmu_dpll_pd_en = 4, 102*91f16700Schasinglulu pmu_cpll_pd_en = 5, 103*91f16700Schasinglulu pmu_gpll_pd_en = 6, 104*91f16700Schasinglulu pmu_npll_pd_en = 7, 105*91f16700Schasinglulu }; 106*91f16700Schasinglulu 107*91f16700Schasinglulu enum pmu_powermode_common_lo { 108*91f16700Schasinglulu pmu_mode_en = 0, 109*91f16700Schasinglulu pmu_ddr_pd_en = 1, 110*91f16700Schasinglulu pmu_wkup_rst = 3, 111*91f16700Schasinglulu pmu_pll_pd = 4, 112*91f16700Schasinglulu pmu_pmu_use_if = 6, 113*91f16700Schasinglulu pmu_alive_use_if = 7, 114*91f16700Schasinglulu pmu_osc_dis = 8, 115*91f16700Schasinglulu pmu_input_clamp = 9, 116*91f16700Schasinglulu pmu_sref_enter = 10, 117*91f16700Schasinglulu pmu_ddrc_gt = 11, 118*91f16700Schasinglulu pmu_ddrio_ret = 12, 119*91f16700Schasinglulu pmu_ddrio_ret_deq = 13, 120*91f16700Schasinglulu pmu_clr_pmu = 14, 121*91f16700Schasinglulu pmu_clr_peri_pmu = 15, 122*91f16700Schasinglulu }; 123*91f16700Schasinglulu 124*91f16700Schasinglulu enum pmu_powermode_common_hi { 125*91f16700Schasinglulu pmu_clr_bus = 0, 126*91f16700Schasinglulu pmu_clr_mmc = 1, 127*91f16700Schasinglulu pmu_clr_msch = 2, 128*91f16700Schasinglulu pmu_clr_nandc = 3, 129*91f16700Schasinglulu pmu_clr_gmac = 4, 130*91f16700Schasinglulu pmu_clr_vo = 5, 131*91f16700Schasinglulu pmu_clr_vi = 6, 132*91f16700Schasinglulu pmu_clr_gpu = 7, 133*91f16700Schasinglulu pmu_clr_usb = 8, 134*91f16700Schasinglulu pmu_clr_vpu = 9, 135*91f16700Schasinglulu pmu_clr_crypto = 10, 136*91f16700Schasinglulu pmu_wakeup_begin_cfg = 11, 137*91f16700Schasinglulu pmu_peri_clk_src_gt = 12, 138*91f16700Schasinglulu pmu_bus_clk_src_gt = 13, 139*91f16700Schasinglulu }; 140*91f16700Schasinglulu 141*91f16700Schasinglulu enum pmu_pd_id { 142*91f16700Schasinglulu PD_CPU0 = 0, 143*91f16700Schasinglulu PD_CPU1 = 1, 144*91f16700Schasinglulu PD_CPU2 = 2, 145*91f16700Schasinglulu PD_CPU3 = 3, 146*91f16700Schasinglulu PD_SCU = 4, 147*91f16700Schasinglulu PD_USB = 5, 148*91f16700Schasinglulu PD_DDR = 6, 149*91f16700Schasinglulu PD_SDCARD = 8, 150*91f16700Schasinglulu PD_CRYPTO = 9, 151*91f16700Schasinglulu PD_GMAC = 10, 152*91f16700Schasinglulu PD_MMC_NAND = 11, 153*91f16700Schasinglulu PD_VPU = 12, 154*91f16700Schasinglulu PD_VO = 13, 155*91f16700Schasinglulu PD_VI = 14, 156*91f16700Schasinglulu PD_GPU = 15, 157*91f16700Schasinglulu PD_END = 16, 158*91f16700Schasinglulu }; 159*91f16700Schasinglulu 160*91f16700Schasinglulu enum pmu_bus_id { 161*91f16700Schasinglulu BUS_ID_BUS = 0, 162*91f16700Schasinglulu BUS_ID_BUS2MAIN = 1, 163*91f16700Schasinglulu BUS_ID_GPU = 2, 164*91f16700Schasinglulu BUS_ID_CORE = 3, 165*91f16700Schasinglulu BUS_ID_CRYPTO = 4, 166*91f16700Schasinglulu BUS_ID_MMC = 5, 167*91f16700Schasinglulu BUS_ID_GMAC = 6, 168*91f16700Schasinglulu BUS_ID_VO = 7, 169*91f16700Schasinglulu BUS_ID_VI = 8, 170*91f16700Schasinglulu BUS_ID_SDCARD = 9, 171*91f16700Schasinglulu BUS_ID_USB = 10, 172*91f16700Schasinglulu BUS_ID_MSCH = 11, 173*91f16700Schasinglulu BUS_ID_PERI = 12, 174*91f16700Schasinglulu BUS_ID_PMU = 13, 175*91f16700Schasinglulu BUS_ID_VPU = 14, 176*91f16700Schasinglulu BUS_ID_PERI2MSCH = 15, 177*91f16700Schasinglulu }; 178*91f16700Schasinglulu 179*91f16700Schasinglulu enum pmu_pd_state { 180*91f16700Schasinglulu pmu_pd_on = 0, 181*91f16700Schasinglulu pmu_pd_off = 1 182*91f16700Schasinglulu }; 183*91f16700Schasinglulu 184*91f16700Schasinglulu enum pmu_bus_state { 185*91f16700Schasinglulu bus_active = 0, 186*91f16700Schasinglulu bus_idle = 1, 187*91f16700Schasinglulu }; 188*91f16700Schasinglulu 189*91f16700Schasinglulu enum cores_pm_ctr_mode { 190*91f16700Schasinglulu core_pwr_pd = 0, 191*91f16700Schasinglulu core_pwr_wfi = 1, 192*91f16700Schasinglulu core_pwr_wfi_int = 2 193*91f16700Schasinglulu }; 194*91f16700Schasinglulu 195*91f16700Schasinglulu enum pmu_cores_pm_by_wfi { 196*91f16700Schasinglulu core_pm_en = 0, 197*91f16700Schasinglulu core_pm_int_wakeup_en, 198*91f16700Schasinglulu core_pm_dis_int, 199*91f16700Schasinglulu core_pm_sft_wakeup_en 200*91f16700Schasinglulu }; 201*91f16700Schasinglulu 202*91f16700Schasinglulu /***************************************************************************** 203*91f16700Schasinglulu * pmu_sgrf 204*91f16700Schasinglulu *****************************************************************************/ 205*91f16700Schasinglulu #define PMUSGRF_SOC_CON(i) ((i) * 0x4) 206*91f16700Schasinglulu 207*91f16700Schasinglulu /***************************************************************************** 208*91f16700Schasinglulu * pmu_grf 209*91f16700Schasinglulu *****************************************************************************/ 210*91f16700Schasinglulu #define GPIO0A_IOMUX 0x0 211*91f16700Schasinglulu #define GPIO0B_IOMUX 0x4 212*91f16700Schasinglulu #define GPIO0C_IOMUX 0x8 213*91f16700Schasinglulu #define GPIO0A_PULL 0x10 214*91f16700Schasinglulu 215*91f16700Schasinglulu #define GPIO0L_SMT 0x38 216*91f16700Schasinglulu #define GPIO0H_SMT 0x3c 217*91f16700Schasinglulu 218*91f16700Schasinglulu #define PMUGRF_SOC_CON(i) (0x100 + (i) * 4) 219*91f16700Schasinglulu 220*91f16700Schasinglulu #define PMUGRF_PVTM_CON0 0x180 221*91f16700Schasinglulu #define PMUGRF_PVTM_CON1 0x184 222*91f16700Schasinglulu #define PMUGRF_PVTM_ST0 0x190 223*91f16700Schasinglulu #define PMUGRF_PVTM_ST1 0x194 224*91f16700Schasinglulu 225*91f16700Schasinglulu #define PVTM_CALC_CNT 0x200 226*91f16700Schasinglulu 227*91f16700Schasinglulu #define PMUGRF_OS_REG(n) (0x200 + (n) * 4) 228*91f16700Schasinglulu 229*91f16700Schasinglulu #define GPIO0A6_IOMUX_MSK (0x3 << 12) 230*91f16700Schasinglulu #define GPIO0A6_IOMUX_GPIO (0x0 << 12) 231*91f16700Schasinglulu #define GPIO0A6_IOMUX_RSTOUT (0x1 << 12) 232*91f16700Schasinglulu #define GPIO0A6_IOMUX_SHTDN (0x2 << 12) 233*91f16700Schasinglulu 234*91f16700Schasinglulu enum px30_pmugrf_pvtm_con0 { 235*91f16700Schasinglulu pgrf_pvtm_st = 0, 236*91f16700Schasinglulu pgrf_pvtm_en = 1, 237*91f16700Schasinglulu pgrf_pvtm_div = 2, 238*91f16700Schasinglulu }; 239*91f16700Schasinglulu 240*91f16700Schasinglulu /***************************************************************************** 241*91f16700Schasinglulu * pmu_cru 242*91f16700Schasinglulu *****************************************************************************/ 243*91f16700Schasinglulu #define CRU_PMU_MODE 0x20 244*91f16700Schasinglulu #define CRU_PMU_CLKSEL_CON 0x40 245*91f16700Schasinglulu #define CRU_PMU_CLKSELS_CON(i) (CRU_PMU_CLKSEL_CON + (i) * 4) 246*91f16700Schasinglulu #define CRU_PMU_CLKSEL_CON_CNT 5 247*91f16700Schasinglulu #define CRU_PMU_CLKGATE_CON 0x80 248*91f16700Schasinglulu #define CRU_PMU_CLKGATES_CON(i) (CRU_PMU_CLKGATE_CON + (i) * 4) 249*91f16700Schasinglulu #define CRU_PMU_CLKGATE_CON_CNT 2 250*91f16700Schasinglulu #define CRU_PMU_ATCS_CON 0xc0 251*91f16700Schasinglulu #define CRU_PMU_ATCSS_CON(i) (CRU_PMU_ATCS_CON + (i) * 4) 252*91f16700Schasinglulu #define CRU_PMU_ATCS_CON_CNT 2 253*91f16700Schasinglulu 254*91f16700Schasinglulu /***************************************************************************** 255*91f16700Schasinglulu * pmusgrf 256*91f16700Schasinglulu *****************************************************************************/ 257*91f16700Schasinglulu #define PMUSGRF_RSTOUT_EN (0x7 << 10) 258*91f16700Schasinglulu #define PMUSGRF_RSTOUT_FST 10 259*91f16700Schasinglulu #define PMUSGRF_RSTOUT_TSADC 11 260*91f16700Schasinglulu #define PMUSGRF_RSTOUT_WDT 12 261*91f16700Schasinglulu 262*91f16700Schasinglulu #define PMUGRF_SOC_CON2_US_WMSK (0x1fff << 16) 263*91f16700Schasinglulu #define PMUGRF_SOC_CON2_MAX_341US 0x1fff 264*91f16700Schasinglulu #define PMUGRF_SOC_CON2_200US 0x12c0 265*91f16700Schasinglulu 266*91f16700Schasinglulu #define PMUGRF_FAILSAFE_SHTDN_TSADC BIT(0) 267*91f16700Schasinglulu #define PMUGRF_FAILSAFE_SHTDN_WDT BIT(1) 268*91f16700Schasinglulu 269*91f16700Schasinglulu /***************************************************************************** 270*91f16700Schasinglulu * QOS 271*91f16700Schasinglulu *****************************************************************************/ 272*91f16700Schasinglulu #define CPU_AXI_QOS_ID_COREID 0x00 273*91f16700Schasinglulu #define CPU_AXI_QOS_REVISIONID 0x04 274*91f16700Schasinglulu #define CPU_AXI_QOS_PRIORITY 0x08 275*91f16700Schasinglulu #define CPU_AXI_QOS_MODE 0x0c 276*91f16700Schasinglulu #define CPU_AXI_QOS_BANDWIDTH 0x10 277*91f16700Schasinglulu #define CPU_AXI_QOS_SATURATION 0x14 278*91f16700Schasinglulu #define CPU_AXI_QOS_EXTCONTROL 0x18 279*91f16700Schasinglulu #define CPU_AXI_QOS_NUM_REGS 0x07 280*91f16700Schasinglulu 281*91f16700Schasinglulu #define CPU_AXI_CPU_QOS_BASE 0xff508000 282*91f16700Schasinglulu #define CPU_AXI_GPU_QOS_BASE 0xff520000 283*91f16700Schasinglulu #define CPU_AXI_ISP_128M_QOS_BASE 0xff548000 284*91f16700Schasinglulu #define CPU_AXI_ISP_RD_QOS_BASE 0xff548080 285*91f16700Schasinglulu #define CPU_AXI_ISP_WR_QOS_BASE 0xff548100 286*91f16700Schasinglulu #define CPU_AXI_ISP_M1_QOS_BASE 0xff548180 287*91f16700Schasinglulu #define CPU_AXI_VIP_QOS_BASE 0xff548200 288*91f16700Schasinglulu #define CPU_AXI_RGA_RD_QOS_BASE 0xff550000 289*91f16700Schasinglulu #define CPU_AXI_RGA_WR_QOS_BASE 0xff550080 290*91f16700Schasinglulu #define CPU_AXI_VOP_M0_QOS_BASE 0xff550100 291*91f16700Schasinglulu #define CPU_AXI_VOP_M1_QOS_BASE 0xff550180 292*91f16700Schasinglulu #define CPU_AXI_VPU_QOS_BASE 0xff558000 293*91f16700Schasinglulu #define CPU_AXI_VPU_R128_QOS_BASE 0xff558080 294*91f16700Schasinglulu #define CPU_AXI_DCF_QOS_BASE 0xff500000 295*91f16700Schasinglulu #define CPU_AXI_DMAC_QOS_BASE 0xff500080 296*91f16700Schasinglulu #define CPU_AXI_CRYPTO_QOS_BASE 0xff510000 297*91f16700Schasinglulu #define CPU_AXI_GMAC_QOS_BASE 0xff518000 298*91f16700Schasinglulu #define CPU_AXI_EMMC_QOS_BASE 0xff538000 299*91f16700Schasinglulu #define CPU_AXI_NAND_QOS_BASE 0xff538080 300*91f16700Schasinglulu #define CPU_AXI_SDIO_QOS_BASE 0xff538100 301*91f16700Schasinglulu #define CPU_AXI_SFC_QOS_BASE 0xff538180 302*91f16700Schasinglulu #define CPU_AXI_SDMMC_QOS_BASE 0xff52c000 303*91f16700Schasinglulu #define CPU_AXI_USB_HOST_QOS_BASE 0xff540000 304*91f16700Schasinglulu #define CPU_AXI_USB_OTG_QOS_BASE 0xff540080 305*91f16700Schasinglulu 306*91f16700Schasinglulu #define PX30_CPU_AXI_SAVE_QOS(array, base) do { \ 307*91f16700Schasinglulu array[0] = mmio_read_32(base + CPU_AXI_QOS_ID_COREID); \ 308*91f16700Schasinglulu array[1] = mmio_read_32(base + CPU_AXI_QOS_REVISIONID); \ 309*91f16700Schasinglulu array[2] = mmio_read_32(base + CPU_AXI_QOS_PRIORITY); \ 310*91f16700Schasinglulu array[3] = mmio_read_32(base + CPU_AXI_QOS_MODE); \ 311*91f16700Schasinglulu array[4] = mmio_read_32(base + CPU_AXI_QOS_BANDWIDTH); \ 312*91f16700Schasinglulu array[5] = mmio_read_32(base + CPU_AXI_QOS_SATURATION); \ 313*91f16700Schasinglulu array[6] = mmio_read_32(base + CPU_AXI_QOS_EXTCONTROL); \ 314*91f16700Schasinglulu } while (0) 315*91f16700Schasinglulu 316*91f16700Schasinglulu #define PX30_CPU_AXI_RESTORE_QOS(array, base) do { \ 317*91f16700Schasinglulu mmio_write_32(base + CPU_AXI_QOS_ID_COREID, array[0]); \ 318*91f16700Schasinglulu mmio_write_32(base + CPU_AXI_QOS_REVISIONID, array[1]); \ 319*91f16700Schasinglulu mmio_write_32(base + CPU_AXI_QOS_PRIORITY, array[2]); \ 320*91f16700Schasinglulu mmio_write_32(base + CPU_AXI_QOS_MODE, array[3]); \ 321*91f16700Schasinglulu mmio_write_32(base + CPU_AXI_QOS_BANDWIDTH, array[4]); \ 322*91f16700Schasinglulu mmio_write_32(base + CPU_AXI_QOS_SATURATION, array[5]); \ 323*91f16700Schasinglulu mmio_write_32(base + CPU_AXI_QOS_EXTCONTROL, array[6]); \ 324*91f16700Schasinglulu } while (0) 325*91f16700Schasinglulu 326*91f16700Schasinglulu #define SAVE_QOS(array, NAME) \ 327*91f16700Schasinglulu PX30_CPU_AXI_SAVE_QOS(array, CPU_AXI_##NAME##_QOS_BASE) 328*91f16700Schasinglulu #define RESTORE_QOS(array, NAME) \ 329*91f16700Schasinglulu PX30_CPU_AXI_RESTORE_QOS(array, CPU_AXI_##NAME##_QOS_BASE) 330*91f16700Schasinglulu 331*91f16700Schasinglulu #endif /* __PMU_H__ */ 332