1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <platform_def.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/bl_common.h> 10*91f16700Schasinglulu #include <common/interrupt_props.h> 11*91f16700Schasinglulu #include <drivers/arm/gicv3.h> 12*91f16700Schasinglulu #include <lib/utils.h> 13*91f16700Schasinglulu #include <plat/common/platform.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu /****************************************************************************** 16*91f16700Schasinglulu * The following functions are defined as weak to allow a platform to override 17*91f16700Schasinglulu * the way the GICv3 driver is initialised and used. 18*91f16700Schasinglulu *****************************************************************************/ 19*91f16700Schasinglulu #pragma weak plat_rockchip_gic_driver_init 20*91f16700Schasinglulu #pragma weak plat_rockchip_gic_init 21*91f16700Schasinglulu #pragma weak plat_rockchip_gic_cpuif_enable 22*91f16700Schasinglulu #pragma weak plat_rockchip_gic_cpuif_disable 23*91f16700Schasinglulu #pragma weak plat_rockchip_gic_pcpu_init 24*91f16700Schasinglulu 25*91f16700Schasinglulu /* The GICv3 driver only needs to be initialized in EL3 */ 26*91f16700Schasinglulu uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT]; 27*91f16700Schasinglulu 28*91f16700Schasinglulu static const interrupt_prop_t g01s_interrupt_props[] = { 29*91f16700Schasinglulu PLAT_RK_GICV3_G0_IRQS, 30*91f16700Schasinglulu PLAT_RK_GICV3_G1S_IRQS 31*91f16700Schasinglulu }; 32*91f16700Schasinglulu 33*91f16700Schasinglulu static unsigned int plat_rockchip_mpidr_to_core_pos(unsigned long mpidr) 34*91f16700Schasinglulu { 35*91f16700Schasinglulu return (unsigned int)plat_core_pos_by_mpidr(mpidr); 36*91f16700Schasinglulu } 37*91f16700Schasinglulu 38*91f16700Schasinglulu const gicv3_driver_data_t rockchip_gic_data = { 39*91f16700Schasinglulu .gicd_base = PLAT_RK_GICD_BASE, 40*91f16700Schasinglulu .gicr_base = PLAT_RK_GICR_BASE, 41*91f16700Schasinglulu .interrupt_props = g01s_interrupt_props, 42*91f16700Schasinglulu .interrupt_props_num = ARRAY_SIZE(g01s_interrupt_props), 43*91f16700Schasinglulu .rdistif_num = PLATFORM_CORE_COUNT, 44*91f16700Schasinglulu .rdistif_base_addrs = rdistif_base_addrs, 45*91f16700Schasinglulu .mpidr_to_core_pos = plat_rockchip_mpidr_to_core_pos, 46*91f16700Schasinglulu }; 47*91f16700Schasinglulu 48*91f16700Schasinglulu void plat_rockchip_gic_driver_init(void) 49*91f16700Schasinglulu { 50*91f16700Schasinglulu /* 51*91f16700Schasinglulu * The GICv3 driver is initialized in EL3 and does not need 52*91f16700Schasinglulu * to be initialized again in SEL1. This is because the S-EL1 53*91f16700Schasinglulu * can use GIC system registers to manage interrupts and does 54*91f16700Schasinglulu * not need GIC interface base addresses to be configured. 55*91f16700Schasinglulu */ 56*91f16700Schasinglulu #ifdef IMAGE_BL31 57*91f16700Schasinglulu gicv3_driver_init(&rockchip_gic_data); 58*91f16700Schasinglulu #endif 59*91f16700Schasinglulu } 60*91f16700Schasinglulu 61*91f16700Schasinglulu /****************************************************************************** 62*91f16700Schasinglulu * RockChip common helper to initialize the GIC. Only invoked 63*91f16700Schasinglulu * by BL31 64*91f16700Schasinglulu *****************************************************************************/ 65*91f16700Schasinglulu void plat_rockchip_gic_init(void) 66*91f16700Schasinglulu { 67*91f16700Schasinglulu gicv3_distif_init(); 68*91f16700Schasinglulu gicv3_rdistif_init(plat_my_core_pos()); 69*91f16700Schasinglulu gicv3_cpuif_enable(plat_my_core_pos()); 70*91f16700Schasinglulu } 71*91f16700Schasinglulu 72*91f16700Schasinglulu /****************************************************************************** 73*91f16700Schasinglulu * RockChip common helper to enable the GIC CPU interface 74*91f16700Schasinglulu *****************************************************************************/ 75*91f16700Schasinglulu void plat_rockchip_gic_cpuif_enable(void) 76*91f16700Schasinglulu { 77*91f16700Schasinglulu gicv3_cpuif_enable(plat_my_core_pos()); 78*91f16700Schasinglulu } 79*91f16700Schasinglulu 80*91f16700Schasinglulu /****************************************************************************** 81*91f16700Schasinglulu * RockChip common helper to disable the GIC CPU interface 82*91f16700Schasinglulu *****************************************************************************/ 83*91f16700Schasinglulu void plat_rockchip_gic_cpuif_disable(void) 84*91f16700Schasinglulu { 85*91f16700Schasinglulu gicv3_cpuif_disable(plat_my_core_pos()); 86*91f16700Schasinglulu } 87*91f16700Schasinglulu 88*91f16700Schasinglulu /****************************************************************************** 89*91f16700Schasinglulu * RockChip common helper to initialize the per-cpu redistributor interface 90*91f16700Schasinglulu * in GICv3 91*91f16700Schasinglulu *****************************************************************************/ 92*91f16700Schasinglulu void plat_rockchip_gic_pcpu_init(void) 93*91f16700Schasinglulu { 94*91f16700Schasinglulu gicv3_rdistif_init(plat_my_core_pos()); 95*91f16700Schasinglulu } 96