1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef PLAT_PRIVATE_H 8*91f16700Schasinglulu #define PLAT_PRIVATE_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #ifndef __ASSEMBLER__ 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <stdint.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include <lib/psci/psci.h> 15*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables.h> 16*91f16700Schasinglulu #include <lib/mmio.h> 17*91f16700Schasinglulu #include <plat_params.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #define __sramdata __attribute__((section(".sram.data"))) 20*91f16700Schasinglulu #define __sramconst __attribute__((section(".sram.rodata"))) 21*91f16700Schasinglulu #define __sramfunc __attribute__((section(".sram.text"))) 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define __pmusramdata __attribute__((section(".pmusram.data"))) 24*91f16700Schasinglulu #define __pmusramconst __attribute__((section(".pmusram.rodata"))) 25*91f16700Schasinglulu #define __pmusramfunc __attribute__((section(".pmusram.text"))) 26*91f16700Schasinglulu 27*91f16700Schasinglulu extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end; 28*91f16700Schasinglulu extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end; 29*91f16700Schasinglulu extern uint32_t __bl31_sram_stack_start, __bl31_sram_stack_end; 30*91f16700Schasinglulu extern uint32_t __bl31_sram_text_real_end, __bl31_sram_data_real_end; 31*91f16700Schasinglulu extern uint32_t __sram_incbin_start, __sram_incbin_end; 32*91f16700Schasinglulu extern uint32_t __sram_incbin_real_end; 33*91f16700Schasinglulu 34*91f16700Schasinglulu /****************************************************************************** 35*91f16700Schasinglulu * The register have write-mask bits, it is mean, if you want to set the bits, 36*91f16700Schasinglulu * you needs set the write-mask bits at the same time, 37*91f16700Schasinglulu * The write-mask bits is in high 16-bits. 38*91f16700Schasinglulu * The fllowing macro definition helps access write-mask bits reg efficient! 39*91f16700Schasinglulu ******************************************************************************/ 40*91f16700Schasinglulu #define REG_MSK_SHIFT 16 41*91f16700Schasinglulu 42*91f16700Schasinglulu #ifndef WMSK_BIT 43*91f16700Schasinglulu #define WMSK_BIT(nr) BIT((nr) + REG_MSK_SHIFT) 44*91f16700Schasinglulu #endif 45*91f16700Schasinglulu 46*91f16700Schasinglulu /* set one bit with write mask */ 47*91f16700Schasinglulu #ifndef BIT_WITH_WMSK 48*91f16700Schasinglulu #define BIT_WITH_WMSK(nr) (BIT(nr) | WMSK_BIT(nr)) 49*91f16700Schasinglulu #endif 50*91f16700Schasinglulu 51*91f16700Schasinglulu #ifndef BITS_SHIFT 52*91f16700Schasinglulu #define BITS_SHIFT(bits, shift) (bits << (shift)) 53*91f16700Schasinglulu #endif 54*91f16700Schasinglulu 55*91f16700Schasinglulu #ifndef BITS_WITH_WMASK 56*91f16700Schasinglulu #define BITS_WITH_WMASK(bits, msk, shift)\ 57*91f16700Schasinglulu (BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT))) 58*91f16700Schasinglulu #endif 59*91f16700Schasinglulu 60*91f16700Schasinglulu /****************************************************************************** 61*91f16700Schasinglulu * Function and variable prototypes 62*91f16700Schasinglulu *****************************************************************************/ 63*91f16700Schasinglulu #ifdef __aarch64__ 64*91f16700Schasinglulu void plat_configure_mmu_el3(unsigned long total_base, 65*91f16700Schasinglulu unsigned long total_size, 66*91f16700Schasinglulu unsigned long, 67*91f16700Schasinglulu unsigned long, 68*91f16700Schasinglulu unsigned long, 69*91f16700Schasinglulu unsigned long); 70*91f16700Schasinglulu 71*91f16700Schasinglulu void rockchip_plat_mmu_el3(void); 72*91f16700Schasinglulu #else 73*91f16700Schasinglulu void plat_configure_mmu_svc_mon(unsigned long total_base, 74*91f16700Schasinglulu unsigned long total_size, 75*91f16700Schasinglulu unsigned long, 76*91f16700Schasinglulu unsigned long, 77*91f16700Schasinglulu unsigned long, 78*91f16700Schasinglulu unsigned long); 79*91f16700Schasinglulu 80*91f16700Schasinglulu void rockchip_plat_mmu_svc_mon(void); 81*91f16700Schasinglulu #endif 82*91f16700Schasinglulu 83*91f16700Schasinglulu void plat_cci_init(void); 84*91f16700Schasinglulu void plat_cci_enable(void); 85*91f16700Schasinglulu void plat_cci_disable(void); 86*91f16700Schasinglulu 87*91f16700Schasinglulu void plat_delay_timer_init(void); 88*91f16700Schasinglulu 89*91f16700Schasinglulu void params_early_setup(u_register_t plat_params_from_bl2); 90*91f16700Schasinglulu 91*91f16700Schasinglulu void plat_rockchip_gic_driver_init(void); 92*91f16700Schasinglulu void plat_rockchip_gic_init(void); 93*91f16700Schasinglulu void plat_rockchip_gic_cpuif_enable(void); 94*91f16700Schasinglulu void plat_rockchip_gic_cpuif_disable(void); 95*91f16700Schasinglulu void plat_rockchip_gic_pcpu_init(void); 96*91f16700Schasinglulu 97*91f16700Schasinglulu void plat_rockchip_pmu_init(void); 98*91f16700Schasinglulu void plat_rockchip_soc_init(void); 99*91f16700Schasinglulu uintptr_t plat_get_sec_entrypoint(void); 100*91f16700Schasinglulu 101*91f16700Schasinglulu void platform_cpu_warmboot(void); 102*91f16700Schasinglulu 103*91f16700Schasinglulu struct bl_aux_gpio_info *plat_get_rockchip_gpio_reset(void); 104*91f16700Schasinglulu struct bl_aux_gpio_info *plat_get_rockchip_gpio_poweroff(void); 105*91f16700Schasinglulu struct bl_aux_gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count); 106*91f16700Schasinglulu struct bl_aux_rk_apio_info *plat_get_rockchip_suspend_apio(void); 107*91f16700Schasinglulu void plat_rockchip_gpio_init(void); 108*91f16700Schasinglulu void plat_rockchip_save_gpio(void); 109*91f16700Schasinglulu void plat_rockchip_restore_gpio(void); 110*91f16700Schasinglulu 111*91f16700Schasinglulu int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint); 112*91f16700Schasinglulu int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl, 113*91f16700Schasinglulu plat_local_state_t lvl_state); 114*91f16700Schasinglulu int rockchip_soc_cores_pwr_dm_off(void); 115*91f16700Schasinglulu int rockchip_soc_sys_pwr_dm_suspend(void); 116*91f16700Schasinglulu int rockchip_soc_cores_pwr_dm_suspend(void); 117*91f16700Schasinglulu int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl, 118*91f16700Schasinglulu plat_local_state_t lvl_state); 119*91f16700Schasinglulu int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl, 120*91f16700Schasinglulu plat_local_state_t lvl_state); 121*91f16700Schasinglulu int rockchip_soc_cores_pwr_dm_on_finish(void); 122*91f16700Schasinglulu int rockchip_soc_sys_pwr_dm_resume(void); 123*91f16700Schasinglulu 124*91f16700Schasinglulu int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl, 125*91f16700Schasinglulu plat_local_state_t lvl_state); 126*91f16700Schasinglulu int rockchip_soc_cores_pwr_dm_resume(void); 127*91f16700Schasinglulu void __dead2 rockchip_soc_soft_reset(void); 128*91f16700Schasinglulu void __dead2 rockchip_soc_system_off(void); 129*91f16700Schasinglulu void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi( 130*91f16700Schasinglulu const psci_power_state_t *target_state); 131*91f16700Schasinglulu void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void); 132*91f16700Schasinglulu 133*91f16700Schasinglulu extern const unsigned char rockchip_power_domain_tree_desc[]; 134*91f16700Schasinglulu 135*91f16700Schasinglulu extern void *pmu_cpuson_entrypoint; 136*91f16700Schasinglulu extern u_register_t cpuson_entry_point[PLATFORM_CORE_COUNT]; 137*91f16700Schasinglulu extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT]; 138*91f16700Schasinglulu 139*91f16700Schasinglulu extern const mmap_region_t plat_rk_mmap[]; 140*91f16700Schasinglulu 141*91f16700Schasinglulu uint32_t rockchip_get_uart_base(void); 142*91f16700Schasinglulu uint32_t rockchip_get_uart_baudrate(void); 143*91f16700Schasinglulu uint32_t rockchip_get_uart_clock(void); 144*91f16700Schasinglulu 145*91f16700Schasinglulu #endif /* __ASSEMBLER__ */ 146*91f16700Schasinglulu 147*91f16700Schasinglulu /****************************************************************************** 148*91f16700Schasinglulu * cpu up status 149*91f16700Schasinglulu * The bits of macro value is not more than 12 bits for cmp instruction! 150*91f16700Schasinglulu ******************************************************************************/ 151*91f16700Schasinglulu #define PMU_CPU_HOTPLUG 0xf00 152*91f16700Schasinglulu #define PMU_CPU_AUTO_PWRDN 0xf0 153*91f16700Schasinglulu #define PMU_CLST_RET 0xa5 154*91f16700Schasinglulu 155*91f16700Schasinglulu #endif /* PLAT_PRIVATE_H */ 156