1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2021, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef RCAR_DEF_H 8*91f16700Schasinglulu #define RCAR_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h> 11*91f16700Schasinglulu #include <lib/utils_def.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu #define RCAR_PRIMARY_CPU 0x0 14*91f16700Schasinglulu #define RCAR_TRUSTED_SRAM_BASE 0x44000000 15*91f16700Schasinglulu #define RCAR_TRUSTED_SRAM_SIZE 0x0003E000 16*91f16700Schasinglulu #define RCAR_SHARED_MEM_BASE (RCAR_TRUSTED_SRAM_BASE + \ 17*91f16700Schasinglulu RCAR_TRUSTED_SRAM_SIZE) 18*91f16700Schasinglulu #define RCAR_SHARED_MEM_SIZE U(0x00001000) 19*91f16700Schasinglulu #define FLASH0_BASE U(0x08000000) 20*91f16700Schasinglulu #define FLASH0_SIZE U(0x04000000) 21*91f16700Schasinglulu #define FLASH_MEMORY_SIZE U(0x04000000) /* hyper flash */ 22*91f16700Schasinglulu #define FLASH_TRANS_SIZE_UNIT U(0x00000100) 23*91f16700Schasinglulu #define DEVICE_RCAR_BASE U(0xE6000000) 24*91f16700Schasinglulu #define DEVICE_RCAR_SIZE U(0x00300000) 25*91f16700Schasinglulu #define DEVICE_RCAR_BASE2 U(0xE6360000) 26*91f16700Schasinglulu #define DEVICE_RCAR_SIZE2 U(0x19CA0000) 27*91f16700Schasinglulu #define DEVICE_SRAM_BASE U(0xE6300000) 28*91f16700Schasinglulu #define DEVICE_SRAM_SIZE U(0x00002000) 29*91f16700Schasinglulu #define DEVICE_SRAM_STACK_BASE (DEVICE_SRAM_BASE + DEVICE_SRAM_SIZE) 30*91f16700Schasinglulu #define DEVICE_SRAM_STACK_SIZE U(0x00001000) 31*91f16700Schasinglulu #define DRAM_LIMIT ULL(0x0000010000000000) 32*91f16700Schasinglulu #define DRAM1_BASE U(0x40000000) 33*91f16700Schasinglulu #define DRAM1_SIZE U(0x80000000) 34*91f16700Schasinglulu #define DRAM1_NS_BASE (DRAM1_BASE + U(0x10000000)) 35*91f16700Schasinglulu #define DRAM1_NS_SIZE (DRAM1_SIZE - DRAM1_NS_BASE) 36*91f16700Schasinglulu #define DRAM_40BIT_BASE ULL(0x0400000000) 37*91f16700Schasinglulu #define DRAM_40BIT_SIZE ULL(0x0400000000) 38*91f16700Schasinglulu #define DRAM_PROTECTED_BASE ULL(0x43F00000) 39*91f16700Schasinglulu #define DRAM_40BIT_PROTECTED_BASE ULL(0x0403F00000) 40*91f16700Schasinglulu #define DRAM_PROTECTED_SIZE ULL(0x03F00000) 41*91f16700Schasinglulu #define RCAR_BL31_CRASH_BASE U(0x4403F000) 42*91f16700Schasinglulu #define RCAR_BL31_CRASH_SIZE U(0x00001000) 43*91f16700Schasinglulu /* Entrypoint mailboxes */ 44*91f16700Schasinglulu #define MBOX_BASE RCAR_SHARED_MEM_BASE 45*91f16700Schasinglulu #define MBOX_SIZE 0x200 46*91f16700Schasinglulu /* Base address where parameters to BL31 are stored */ 47*91f16700Schasinglulu #define PARAMS_BASE (MBOX_BASE + MBOX_SIZE) 48*91f16700Schasinglulu #define BOOT_KIND_BASE (RCAR_SHARED_MEM_BASE + \ 49*91f16700Schasinglulu RCAR_SHARED_MEM_SIZE - 0x100) 50*91f16700Schasinglulu /* 51*91f16700Schasinglulu * The number of regions like RO(code), coherent and data required by 52*91f16700Schasinglulu * different BL stages which need to be mapped in the MMU 53*91f16700Schasinglulu */ 54*91f16700Schasinglulu #if USE_COHERENT_MEM 55*91f16700Schasinglulu #define RCAR_BL_REGIONS (3) 56*91f16700Schasinglulu #else 57*91f16700Schasinglulu #define RCAR_BL_REGIONS (2) 58*91f16700Schasinglulu #endif 59*91f16700Schasinglulu /* 60*91f16700Schasinglulu * The RCAR_MAX_MMAP_REGIONS depends on the number of entries in rcar_mmap[] 61*91f16700Schasinglulu * defined for each BL stage in rcar_common.c. 62*91f16700Schasinglulu */ 63*91f16700Schasinglulu #if IMAGE_BL2 64*91f16700Schasinglulu #define RCAR_MMAP_ENTRIES (9) 65*91f16700Schasinglulu #endif 66*91f16700Schasinglulu #if IMAGE_BL31 67*91f16700Schasinglulu #define RCAR_MMAP_ENTRIES (9) 68*91f16700Schasinglulu #endif 69*91f16700Schasinglulu #if IMAGE_BL2 70*91f16700Schasinglulu #define REG1_BASE U(0xE6400000) 71*91f16700Schasinglulu #define REG1_SIZE U(0x04C00000) 72*91f16700Schasinglulu #define ROM0_BASE U(0xEB100000) 73*91f16700Schasinglulu #define ROM0_SIZE U(0x00028000) 74*91f16700Schasinglulu #define REG2_BASE U(0xEC000000) 75*91f16700Schasinglulu #define REG2_SIZE U(0x14000000) 76*91f16700Schasinglulu #endif 77*91f16700Schasinglulu /* BL33 */ 78*91f16700Schasinglulu #define NS_IMAGE_OFFSET (DRAM1_BASE + U(0x09000000)) 79*91f16700Schasinglulu /* BL31 */ 80*91f16700Schasinglulu #define RCAR_DEVICE_BASE DEVICE_RCAR_BASE 81*91f16700Schasinglulu #define RCAR_DEVICE_SIZE (0x1A000000) 82*91f16700Schasinglulu #define RCAR_LOG_RES_SIZE (64) 83*91f16700Schasinglulu #define RCAR_LOG_HEADER_SIZE (16) 84*91f16700Schasinglulu #define RCAR_LOG_OTHER_SIZE (RCAR_LOG_HEADER_SIZE + \ 85*91f16700Schasinglulu RCAR_LOG_RES_SIZE) 86*91f16700Schasinglulu #define RCAR_BL31_LOG_MAX (RCAR_BL31_LOG_SIZE - \ 87*91f16700Schasinglulu RCAR_LOG_OTHER_SIZE) 88*91f16700Schasinglulu #define RCAR_CRASH_STACK RCAR_BL31_CRASH_BASE 89*91f16700Schasinglulu #define AARCH64_SPACE_BASE ULL(0x00000000000) 90*91f16700Schasinglulu #define AARCH64_SPACE_SIZE ULL(0x10000000000) 91*91f16700Schasinglulu /* CCI related constants */ 92*91f16700Schasinglulu #define CCI500_BASE U(0xF1200000) 93*91f16700Schasinglulu #define CCI500_CLUSTER0_SL_IFACE_IX (2) 94*91f16700Schasinglulu #define CCI500_CLUSTER1_SL_IFACE_IX (3) 95*91f16700Schasinglulu #define CCI500_CLUSTER0_SL_IFACE_IX_FOR_M3 (1) 96*91f16700Schasinglulu #define CCI500_CLUSTER1_SL_IFACE_IX_FOR_M3 (2) 97*91f16700Schasinglulu #define RCAR_CCI_BASE CCI500_BASE 98*91f16700Schasinglulu /* GIC */ 99*91f16700Schasinglulu #define RCAR_GICD_BASE U(0xF1010000) 100*91f16700Schasinglulu #define RCAR_GICR_BASE U(0xF1010000) 101*91f16700Schasinglulu #define RCAR_GICC_BASE U(0xF1020000) 102*91f16700Schasinglulu #define RCAR_GICH_BASE U(0xF1040000) 103*91f16700Schasinglulu #define RCAR_GICV_BASE U(0xF1060000) 104*91f16700Schasinglulu #define ARM_IRQ_SEC_PHY_TIMER U(29) 105*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_0 U(8) 106*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_1 U(9) 107*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_2 U(10) 108*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_3 U(11) 109*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_4 U(12) 110*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_5 U(13) 111*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_6 U(14) 112*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_7 U(15) 113*91f16700Schasinglulu #define ARM_IRQ_SEC_RPC U(70) 114*91f16700Schasinglulu #define ARM_IRQ_SEC_TIMER U(166) 115*91f16700Schasinglulu #define ARM_IRQ_SEC_TIMER_UP U(171) 116*91f16700Schasinglulu #define ARM_IRQ_SEC_WDT U(173) 117*91f16700Schasinglulu #define ARM_IRQ_SEC_CRYPT U(102) 118*91f16700Schasinglulu #define ARM_IRQ_SEC_CRYPT_SecPKA U(97) 119*91f16700Schasinglulu #define ARM_IRQ_SEC_CRYPT_PubPKA U(98) 120*91f16700Schasinglulu /* Timer control */ 121*91f16700Schasinglulu #define RCAR_CNTC_BASE U(0xE6080000) 122*91f16700Schasinglulu /* Reset */ 123*91f16700Schasinglulu #define RCAR_MODEMR U(0xE6160060) /* Mode pin */ 124*91f16700Schasinglulu #define RCAR_CA57RESCNT U(0xE6160040) /* Reset control A57 */ 125*91f16700Schasinglulu #define RCAR_CA53RESCNT U(0xE6160044) /* Reset control A53 */ 126*91f16700Schasinglulu #define RCAR_SRESCR U(0xE6160110) /* Soft Power On Reset */ 127*91f16700Schasinglulu #define RCAR_CA53WUPCR U(0xE6151010) /* Wake-up control A53 */ 128*91f16700Schasinglulu #define RCAR_CA57WUPCR U(0xE6152010) /* Wake-up control A57 */ 129*91f16700Schasinglulu #define RCAR_CA53PSTR U(0xE6151040) /* Power status A53 */ 130*91f16700Schasinglulu #define RCAR_CA57PSTR U(0xE6152040) /* Power status A57 */ 131*91f16700Schasinglulu #define RCAR_CA53CPU0CR U(0xE6151100) /* CPU control A53 */ 132*91f16700Schasinglulu #define RCAR_CA57CPU0CR U(0xE6152100) /* CPU control A57 */ 133*91f16700Schasinglulu #define RCAR_CA53CPUCMCR U(0xE6151184) /* Common power A53 */ 134*91f16700Schasinglulu #define RCAR_CA57CPUCMCR U(0xE6152184) /* Common power A57 */ 135*91f16700Schasinglulu #define RCAR_WUPMSKCA57 U(0xE6180014) /* Wake-up mask A57 */ 136*91f16700Schasinglulu #define RCAR_WUPMSKCA53 U(0xE6180018) /* Wake-up mask A53 */ 137*91f16700Schasinglulu /* SYSC */ 138*91f16700Schasinglulu #define RCAR_PWRSR3 U(0xE6180140) /* Power stat A53-SCU */ 139*91f16700Schasinglulu #define RCAR_PWRSR5 U(0xE61801C0) /* Power stat A57-SCU */ 140*91f16700Schasinglulu #define RCAR_SYSCIER U(0xE618000C) /* Interrupt enable */ 141*91f16700Schasinglulu #define RCAR_SYSCIMR U(0xE6180010) /* Interrupt mask */ 142*91f16700Schasinglulu #define RCAR_SYSCSR U(0xE6180000) /* SYSC status */ 143*91f16700Schasinglulu #define RCAR_PWRONCR3 U(0xE618014C) /* Power resume A53-SCU */ 144*91f16700Schasinglulu #define RCAR_PWRONCR5 U(0xE61801CC) /* Power resume A57-SCU */ 145*91f16700Schasinglulu #define RCAR_PWROFFCR3 U(0xE6180144) /* Power shutoff A53-SCU */ 146*91f16700Schasinglulu #define RCAR_PWROFFCR5 U(0xE61801C4) /* Power shutoff A57-SCU */ 147*91f16700Schasinglulu #define RCAR_PWRER3 U(0xE6180154) /* shutoff/resume error */ 148*91f16700Schasinglulu #define RCAR_PWRER5 U(0xE61801D4) /* shutoff/resume error */ 149*91f16700Schasinglulu #define RCAR_SYSCISR U(0xE6180004) /* Interrupt status */ 150*91f16700Schasinglulu #define RCAR_SYSCISCR U(0xE6180008) /* Interrupt stat clear */ 151*91f16700Schasinglulu #define RCAR_SYSCEXTMASK U(0xE61802F8) /* External Request Mask */ 152*91f16700Schasinglulu /* H3/H3-N, M3 v3.0, M3-N, E3 */ 153*91f16700Schasinglulu /* Product register */ 154*91f16700Schasinglulu #define RCAR_PRR U(0xFFF00044) 155*91f16700Schasinglulu #define RCAR_M3_CUT_VER11 U(0x00000010) /* M3 Ver.1.1/Ver.1.2 */ 156*91f16700Schasinglulu #define RCAR_D3_CUT_VER10 U(0x00000000) /* D3 Ver.1.0 */ 157*91f16700Schasinglulu #define RCAR_D3_CUT_VER11 U(0x00000010) /* D3 Ver.1.1 */ 158*91f16700Schasinglulu #define RCAR_MAJOR_MASK U(0x000000F0) 159*91f16700Schasinglulu #define RCAR_MINOR_MASK U(0x0000000F) 160*91f16700Schasinglulu #define PRR_PRODUCT_SHIFT U(8) 161*91f16700Schasinglulu #define RCAR_MAJOR_SHIFT U(4) 162*91f16700Schasinglulu #define RCAR_MINOR_SHIFT U(0) 163*91f16700Schasinglulu #define RCAR_MAJOR_OFFSET U(1) 164*91f16700Schasinglulu #define RCAR_M3_MINOR_OFFSET U(2) 165*91f16700Schasinglulu #define PRR_PRODUCT_H3_CUT10 (PRR_PRODUCT_H3 | U(0x00)) /* 1.0 */ 166*91f16700Schasinglulu #define PRR_PRODUCT_H3_CUT11 (PRR_PRODUCT_H3 | U(0x01)) /* 1.1 */ 167*91f16700Schasinglulu #define PRR_PRODUCT_H3_CUT20 (PRR_PRODUCT_H3 | U(0x10)) /* 2.0 */ 168*91f16700Schasinglulu #define PRR_PRODUCT_M3_CUT10 (PRR_PRODUCT_M3 | U(0x00)) /* 1.0 */ 169*91f16700Schasinglulu #define PRR_PRODUCT_M3_CUT11 (PRR_PRODUCT_M3 | U(0x10)) 170*91f16700Schasinglulu #define PRR 0xFFF00044U 171*91f16700Schasinglulu #define PRR_PRODUCT_MASK 0x00007F00U 172*91f16700Schasinglulu #define PRR_CUT_MASK 0x000000FFU 173*91f16700Schasinglulu #define PRR_PRODUCT_H3 0x00004F00U /* R-Car H3 */ 174*91f16700Schasinglulu #define PRR_PRODUCT_M3 0x00005200U /* R-Car M3-W */ 175*91f16700Schasinglulu #define PRR_PRODUCT_V3M 0x00005400U /* R-Car V3M */ 176*91f16700Schasinglulu #define PRR_PRODUCT_M3N 0x00005500U /* R-Car M3-N */ 177*91f16700Schasinglulu #define PRR_PRODUCT_V3H 0x00005600U /* R-Car V3H */ 178*91f16700Schasinglulu #define PRR_PRODUCT_E3 0x00005700U /* R-Car E3 */ 179*91f16700Schasinglulu #define PRR_PRODUCT_D3 0x00005800U /* R-Car D3 */ 180*91f16700Schasinglulu #define PRR_PRODUCT_10 0x00U /* Ver.1.0 */ 181*91f16700Schasinglulu #define PRR_PRODUCT_11 0x01U /* Ver.1.1 */ 182*91f16700Schasinglulu #define PRR_PRODUCT_20 0x10U /* Ver.2.0 */ 183*91f16700Schasinglulu #define PRR_PRODUCT_21 0x11U /* Ver.2.1 */ 184*91f16700Schasinglulu #define PRR_PRODUCT_30 0x20U /* Ver.3.0 */ 185*91f16700Schasinglulu #define RCAR_CPU_MASK_CA57 U(0x80000000) 186*91f16700Schasinglulu #define RCAR_CPU_MASK_CA53 U(0x04000000) 187*91f16700Schasinglulu #define RCAR_CPU_HAVE_CA57 U(0x00000000) 188*91f16700Schasinglulu #define RCAR_CPU_HAVE_CA53 U(0x00000000) 189*91f16700Schasinglulu #define RCAR_SSCG_MASK U(0x1000) /* MD12 */ 190*91f16700Schasinglulu #define RCAR_SSCG_ENABLE U(0x1000) 191*91f16700Schasinglulu /* MD pin information */ 192*91f16700Schasinglulu #define MODEMR_BOOT_CPU_MASK U(0x000000C0) 193*91f16700Schasinglulu #define MODEMR_BOOT_CPU_CR7 U(0x000000C0) 194*91f16700Schasinglulu #define MODEMR_BOOT_CPU_CA57 U(0x00000000) 195*91f16700Schasinglulu #define MODEMR_BOOT_CPU_CA53 U(0x00000040) 196*91f16700Schasinglulu #define MODEMR_BOOT_DEV_MASK U(0x0000001E) 197*91f16700Schasinglulu #define MODEMR_BOOT_DEV_HYPERFLASH160 U(0x00000004) 198*91f16700Schasinglulu #define MODEMR_BOOT_DEV_HYPERFLASH80 U(0x00000006) 199*91f16700Schasinglulu #define MODEMR_BOOT_DEV_QSPI_FLASH40 U(0x00000008) 200*91f16700Schasinglulu #define MODEMR_BOOT_DEV_QSPI_FLASH80 U(0x0000000C) 201*91f16700Schasinglulu #define MODEMR_BOOT_DEV_EMMC_25X1 U(0x0000000A) 202*91f16700Schasinglulu #define MODEMR_BOOT_DEV_EMMC_50X8 U(0x0000001A) 203*91f16700Schasinglulu #define MODEMR_BOOT_PLL_MASK U(0x00006000) 204*91f16700Schasinglulu #define MODEMR_BOOT_PLL_SHIFT U(13) 205*91f16700Schasinglulu /* Memory mapped Generic timer interfaces */ 206*91f16700Schasinglulu #define ARM_SYS_CNTCTL_BASE RCAR_CNTC_BASE 207*91f16700Schasinglulu /* MODEMR PLL masks and bitfield values */ 208*91f16700Schasinglulu #define CHECK_MD13_MD14 U(0x6000) 209*91f16700Schasinglulu #define MD14_MD13_TYPE_0 U(0x0000) /* MD14=0 MD13=0 */ 210*91f16700Schasinglulu #define MD14_MD13_TYPE_1 U(0x2000) /* MD14=0 MD13=1 */ 211*91f16700Schasinglulu #define MD14_MD13_TYPE_2 U(0x4000) /* MD14=1 MD13=0 */ 212*91f16700Schasinglulu #define MD14_MD13_TYPE_3 U(0x6000) /* MD14=1 MD13=1 */ 213*91f16700Schasinglulu /* Frequency of EXTAL(Hz) */ 214*91f16700Schasinglulu #define EXTAL_MD14_MD13_TYPE_0 U(8333300) /* MD14=0 MD13=0 */ 215*91f16700Schasinglulu #define EXTAL_MD14_MD13_TYPE_1 U(10000000) /* MD14=0 MD13=1 */ 216*91f16700Schasinglulu #define EXTAL_MD14_MD13_TYPE_2 U(12500000) /* MD14=1 MD13=0 */ 217*91f16700Schasinglulu #define EXTAL_MD14_MD13_TYPE_3 U(16666600) /* MD14=1 MD13=1 */ 218*91f16700Schasinglulu #define EXTAL_SALVATOR_XS U(8320000) /* Salvator-XS */ 219*91f16700Schasinglulu #define EXTAL_EBISU U(24000000) /* Ebisu */ 220*91f16700Schasinglulu #define EXTAL_DRAAK U(24000000) /* Draak */ 221*91f16700Schasinglulu /* CPG write protect registers */ 222*91f16700Schasinglulu #define CPGWPR_PASSWORD (0x5A5AFFFFU) 223*91f16700Schasinglulu #define CPGWPCR_PASSWORD (0xA5A50000U) 224*91f16700Schasinglulu /* CA5x Debug Resource control registers */ 225*91f16700Schasinglulu #define CPG_CA57DBGRCR (CPG_BASE + 0x2180U) 226*91f16700Schasinglulu #define CPG_CA53DBGRCR (CPG_BASE + 0x1180U) 227*91f16700Schasinglulu #define DBGCPUPREN ((uint32_t)1U << 19U) 228*91f16700Schasinglulu #define CPG_PLL0CR (CPG_BASE + 0x00D8U) 229*91f16700Schasinglulu #define CPG_PLL2CR (CPG_BASE + 0x002CU) 230*91f16700Schasinglulu #define CPG_PLL4CR (CPG_BASE + 0x01F4U) 231*91f16700Schasinglulu #define CPG_CPGWPCR (CPG_BASE + 0x0904U) 232*91f16700Schasinglulu /* RST Registers */ 233*91f16700Schasinglulu #define RST_BASE (0xE6160000U) 234*91f16700Schasinglulu #define RST_WDTRSTCR (RST_BASE + 0x0054U) 235*91f16700Schasinglulu #define RST_MODEMR (RST_BASE + 0x0060U) 236*91f16700Schasinglulu #define WDTRSTCR_PASSWORD (0xA55A0000U) 237*91f16700Schasinglulu #define WDTRSTCR_RWDT_RSTMSK ((uint32_t)1U << 0U) 238*91f16700Schasinglulu /* MFIS Registers */ 239*91f16700Schasinglulu #define MFISWPCNTR_PASSWORD (0xACCE0000U) 240*91f16700Schasinglulu #define MFISWPCNTR (0xE6260900U) 241*91f16700Schasinglulu /* IPMMU registers */ 242*91f16700Schasinglulu #define IPMMU_MM_BASE (0xE67B0000U) 243*91f16700Schasinglulu #define IPMMUMM_IMSCTLR (IPMMU_MM_BASE + 0x0500U) 244*91f16700Schasinglulu #define IPMMUMM_IMAUXCTLR (IPMMU_MM_BASE + 0x0504U) 245*91f16700Schasinglulu #define IPMMUMM_IMSCTLR_ENABLE (0xC0000000U) 246*91f16700Schasinglulu #define IPMMUMM_IMAUXCTLR_NMERGE40_BIT (0x01000000U) 247*91f16700Schasinglulu #define IMSCTLR_DISCACHE (0xE0000000U) 248*91f16700Schasinglulu #define IPMMU_VP0_BASE (0xFE990000U) 249*91f16700Schasinglulu #define IPMMUVP0_IMSCTLR (IPMMU_VP0_BASE + 0x0500U) 250*91f16700Schasinglulu #define IPMMU_VI0_BASE (0xFEBD0000U) 251*91f16700Schasinglulu #define IPMMUVI0_IMSCTLR (IPMMU_VI0_BASE + 0x0500U) 252*91f16700Schasinglulu #define IPMMU_VI1_BASE (0xFEBE0000U) 253*91f16700Schasinglulu #define IPMMUVI1_IMSCTLR (IPMMU_VI1_BASE + 0x0500U) 254*91f16700Schasinglulu #define IPMMU_PV0_BASE (0xFD800000U) 255*91f16700Schasinglulu #define IPMMUPV0_IMSCTLR (IPMMU_PV0_BASE + 0x0500U) 256*91f16700Schasinglulu #define IPMMU_PV1_BASE (0xFD950000U) 257*91f16700Schasinglulu #define IPMMUPV1_IMSCTLR (IPMMU_PV1_BASE + 0x0500U) 258*91f16700Schasinglulu #define IPMMU_PV2_BASE (0xFD960000U) 259*91f16700Schasinglulu #define IPMMUPV2_IMSCTLR (IPMMU_PV2_BASE + 0x0500U) 260*91f16700Schasinglulu #define IPMMU_PV3_BASE (0xFD970000U) 261*91f16700Schasinglulu #define IPMMUPV3_IMSCTLR (IPMMU_PV3_BASE + 0x0500U) 262*91f16700Schasinglulu #define IPMMU_HC_BASE (0xE6570000U) 263*91f16700Schasinglulu #define IPMMUHC_IMSCTLR (IPMMU_HC_BASE + 0x0500U) 264*91f16700Schasinglulu #define IPMMU_RT_BASE (0xFFC80000U) 265*91f16700Schasinglulu #define IPMMURT_IMSCTLR (IPMMU_RT_BASE + 0x0500U) 266*91f16700Schasinglulu #define IPMMU_MP_BASE (0xEC670000U) 267*91f16700Schasinglulu #define IPMMUMP_IMSCTLR (IPMMU_MP_BASE + 0x0500U) 268*91f16700Schasinglulu #define IPMMU_DS0_BASE (0xE6740000U) 269*91f16700Schasinglulu #define IPMMUDS0_IMSCTLR (IPMMU_DS0_BASE + 0x0500U) 270*91f16700Schasinglulu #define IPMMU_DS1_BASE (0xE7740000U) 271*91f16700Schasinglulu #define IPMMUDS1_IMSCTLR (IPMMU_DS1_BASE + 0x0500U) 272*91f16700Schasinglulu /* ARMREG registers */ 273*91f16700Schasinglulu #define P_ARMREG_SEC_CTRL (0xE62711F0U) 274*91f16700Schasinglulu #define P_ARMREG_SEC_CTRL_PROT (0x00000001U) 275*91f16700Schasinglulu /* MIDR */ 276*91f16700Schasinglulu #define MIDR_CA57 (0x0D07U << MIDR_PN_SHIFT) 277*91f16700Schasinglulu #define MIDR_CA53 (0x0D03U << MIDR_PN_SHIFT) 278*91f16700Schasinglulu /* for SuspendToRAM */ 279*91f16700Schasinglulu #define GPIO_BASE (0xE6050000U) 280*91f16700Schasinglulu #define GPIO_INDT1 (GPIO_BASE + 0x100CU) 281*91f16700Schasinglulu #define GPIO_INDT3 (GPIO_BASE + 0x300CU) 282*91f16700Schasinglulu #define GPIO_INDT6 (GPIO_BASE + 0x540CU) 283*91f16700Schasinglulu #define GPIO_OUTDT1 (GPIO_BASE + 0x1008U) 284*91f16700Schasinglulu #define GPIO_OUTDT3 (GPIO_BASE + 0x3008U) 285*91f16700Schasinglulu #define GPIO_OUTDT6 (GPIO_BASE + 0x5408U) 286*91f16700Schasinglulu #define RCAR_COLD_BOOT (0x00U) 287*91f16700Schasinglulu #define RCAR_WARM_BOOT (0x01U) 288*91f16700Schasinglulu #if PMIC_ROHM_BD9571 && RCAR_SYSTEM_RESET_KEEPON_DDR 289*91f16700Schasinglulu #define KEEP10_MAGIC (0x55U) 290*91f16700Schasinglulu #endif 291*91f16700Schasinglulu /* lossy registers */ 292*91f16700Schasinglulu #define LOSSY_PARAMS_BASE (0x47FD7000U) 293*91f16700Schasinglulu #define AXI_DCMPAREACRA0 (0xE6784100U) 294*91f16700Schasinglulu #define AXI_DCMPAREACRB0 (0xE6784104U) 295*91f16700Schasinglulu #define LOSSY_ENABLE (0x80000000U) 296*91f16700Schasinglulu #define LOSSY_DISABLE (0x00000000U) 297*91f16700Schasinglulu #define LOSSY_FMT_YUVPLANAR (0x00000000U) 298*91f16700Schasinglulu #define LOSSY_FMT_YUV422INTLV (0x20000000U) 299*91f16700Schasinglulu #define LOSSY_FMT_ARGB8888 (0x40000000U) 300*91f16700Schasinglulu #define LOSSY_ST_ADDR0 (0x54000000U) 301*91f16700Schasinglulu #define LOSSY_END_ADDR0 (0x57000000U) 302*91f16700Schasinglulu #define LOSSY_FMT0 LOSSY_FMT_YUVPLANAR 303*91f16700Schasinglulu #define LOSSY_ENA_DIS0 LOSSY_ENABLE 304*91f16700Schasinglulu #define LOSSY_ST_ADDR1 0x0U 305*91f16700Schasinglulu #define LOSSY_END_ADDR1 0x0U 306*91f16700Schasinglulu #define LOSSY_FMT1 LOSSY_FMT_ARGB8888 307*91f16700Schasinglulu #define LOSSY_ENA_DIS1 LOSSY_DISABLE 308*91f16700Schasinglulu #define LOSSY_ST_ADDR2 0x0U 309*91f16700Schasinglulu #define LOSSY_END_ADDR2 0x0U 310*91f16700Schasinglulu #define LOSSY_FMT2 LOSSY_FMT_YUV422INTLV 311*91f16700Schasinglulu #define LOSSY_ENA_DIS2 LOSSY_DISABLE 312*91f16700Schasinglulu 313*91f16700Schasinglulu #endif /* RCAR_DEF_H */ 314