1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2021, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 8*91f16700Schasinglulu #define PLATFORM_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #ifndef __ASSEMBLER__ 11*91f16700Schasinglulu #include <stdlib.h> 12*91f16700Schasinglulu #endif 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include <arch.h> 15*91f16700Schasinglulu 16*91f16700Schasinglulu #include "rcar_def.h" 17*91f16700Schasinglulu 18*91f16700Schasinglulu /******************************************************************************* 19*91f16700Schasinglulu * Platform binary types for linking 20*91f16700Schasinglulu ******************************************************************************/ 21*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 22*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH aarch64 23*91f16700Schasinglulu 24*91f16700Schasinglulu /******************************************************************************* 25*91f16700Schasinglulu * Generic platform constants 26*91f16700Schasinglulu ******************************************************************************/ 27*91f16700Schasinglulu #define FIRMWARE_WELCOME_STR "Booting Rcar-gen3 Trusted Firmware\n" 28*91f16700Schasinglulu 29*91f16700Schasinglulu /* Size of cacheable stacks */ 30*91f16700Schasinglulu #if IMAGE_BL1 31*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT 32*91f16700Schasinglulu #define PLATFORM_STACK_SIZE U(0x1000) 33*91f16700Schasinglulu #else 34*91f16700Schasinglulu #define PLATFORM_STACK_SIZE U(0x440) 35*91f16700Schasinglulu #endif 36*91f16700Schasinglulu #elif IMAGE_BL2 37*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT 38*91f16700Schasinglulu #define PLATFORM_STACK_SIZE U(0x1000) 39*91f16700Schasinglulu #else 40*91f16700Schasinglulu #define PLATFORM_STACK_SIZE U(0x400) 41*91f16700Schasinglulu #endif 42*91f16700Schasinglulu #elif IMAGE_BL31 43*91f16700Schasinglulu #define PLATFORM_STACK_SIZE U(0x800) 44*91f16700Schasinglulu #elif IMAGE_BL32 45*91f16700Schasinglulu #define PLATFORM_STACK_SIZE U(0x440) 46*91f16700Schasinglulu #endif 47*91f16700Schasinglulu 48*91f16700Schasinglulu #define BL332_IMAGE_ID (NS_BL2U_IMAGE_ID + 1) 49*91f16700Schasinglulu #define BL333_IMAGE_ID (NS_BL2U_IMAGE_ID + 2) 50*91f16700Schasinglulu #define BL334_IMAGE_ID (NS_BL2U_IMAGE_ID + 3) 51*91f16700Schasinglulu #define BL335_IMAGE_ID (NS_BL2U_IMAGE_ID + 4) 52*91f16700Schasinglulu #define BL336_IMAGE_ID (NS_BL2U_IMAGE_ID + 5) 53*91f16700Schasinglulu #define BL337_IMAGE_ID (NS_BL2U_IMAGE_ID + 6) 54*91f16700Schasinglulu #define BL338_IMAGE_ID (NS_BL2U_IMAGE_ID + 7) 55*91f16700Schasinglulu 56*91f16700Schasinglulu #define BL332_KEY_CERT_ID (NS_BL2U_IMAGE_ID + 8) 57*91f16700Schasinglulu #define BL333_KEY_CERT_ID (NS_BL2U_IMAGE_ID + 9) 58*91f16700Schasinglulu #define BL334_KEY_CERT_ID (NS_BL2U_IMAGE_ID + 10) 59*91f16700Schasinglulu #define BL335_KEY_CERT_ID (NS_BL2U_IMAGE_ID + 11) 60*91f16700Schasinglulu #define BL336_KEY_CERT_ID (NS_BL2U_IMAGE_ID + 12) 61*91f16700Schasinglulu #define BL337_KEY_CERT_ID (NS_BL2U_IMAGE_ID + 13) 62*91f16700Schasinglulu #define BL338_KEY_CERT_ID (NS_BL2U_IMAGE_ID + 14) 63*91f16700Schasinglulu 64*91f16700Schasinglulu #define BL332_CERT_ID (NS_BL2U_IMAGE_ID + 15) 65*91f16700Schasinglulu #define BL333_CERT_ID (NS_BL2U_IMAGE_ID + 16) 66*91f16700Schasinglulu #define BL334_CERT_ID (NS_BL2U_IMAGE_ID + 17) 67*91f16700Schasinglulu #define BL335_CERT_ID (NS_BL2U_IMAGE_ID + 18) 68*91f16700Schasinglulu #define BL336_CERT_ID (NS_BL2U_IMAGE_ID + 19) 69*91f16700Schasinglulu #define BL337_CERT_ID (NS_BL2U_IMAGE_ID + 20) 70*91f16700Schasinglulu #define BL338_CERT_ID (NS_BL2U_IMAGE_ID + 21) 71*91f16700Schasinglulu 72*91f16700Schasinglulu /* io drivers id */ 73*91f16700Schasinglulu #define FLASH_DEV_ID U(0) 74*91f16700Schasinglulu #define EMMC_DEV_ID U(1) 75*91f16700Schasinglulu 76*91f16700Schasinglulu /* 77*91f16700Schasinglulu * R-Car H3 Cortex-A57 78*91f16700Schasinglulu * L1:I/48KB(16KBx3way) D/32KB(16KBx2way) L2:2MB(128KBx16way) 79*91f16700Schasinglulu * Cortex-A53 80*91f16700Schasinglulu * L1:I/32KB(16KBx2way) D/32KB(8KBx4way) L2:512KB(32KBx16way) 81*91f16700Schasinglulu */ 82*91f16700Schasinglulu #define PLATFORM_CACHE_LINE_SIZE 64 83*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(2) 84*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT U(4) 85*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT U(4) 86*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 87*91f16700Schasinglulu PLATFORM_CLUSTER0_CORE_COUNT) 88*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER U(4) 89*91f16700Schasinglulu 90*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 91*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ 92*91f16700Schasinglulu PLATFORM_CLUSTER_COUNT + 1) 93*91f16700Schasinglulu 94*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(1) 95*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(2) 96*91f16700Schasinglulu 97*91f16700Schasinglulu #define MAX_IO_DEVICES U(3) 98*91f16700Schasinglulu #define MAX_IO_HANDLES U(4) 99*91f16700Schasinglulu 100*91f16700Schasinglulu /* 101*91f16700Schasinglulu ****************************************************************************** 102*91f16700Schasinglulu * BL2 specific defines. 103*91f16700Schasinglulu ****************************************************************************** 104*91f16700Schasinglulu * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug 105*91f16700Schasinglulu * size plus a little space for growth. 106*91f16700Schasinglulu */ 107*91f16700Schasinglulu #define RCAR_SYSRAM_BASE U(0xE6300000) 108*91f16700Schasinglulu #if (RCAR_LSI == RCAR_E3) || (RCAR_LSI == RCAR_D3) 109*91f16700Schasinglulu #define BL2_LIMIT U(0xE6320000) 110*91f16700Schasinglulu #else 111*91f16700Schasinglulu #define BL2_LIMIT U(0xE6360000) 112*91f16700Schasinglulu #endif 113*91f16700Schasinglulu 114*91f16700Schasinglulu #if (RCAR_LSI == RCAR_E3) || (RCAR_LSI == RCAR_D3) 115*91f16700Schasinglulu #define BL2_BASE U(0xE6304000) 116*91f16700Schasinglulu #define BL2_IMAGE_LIMIT U(0xE6318000) 117*91f16700Schasinglulu #elif (RCAR_LSI == RCAR_V3M) 118*91f16700Schasinglulu #define BL2_BASE U(0xE6344000) 119*91f16700Schasinglulu #define BL2_IMAGE_LIMIT U(0xE636E800) 120*91f16700Schasinglulu #else 121*91f16700Schasinglulu #define BL2_BASE U(0xE6304000) 122*91f16700Schasinglulu #define BL2_IMAGE_LIMIT U(0xE632E800) 123*91f16700Schasinglulu #endif 124*91f16700Schasinglulu #define RCAR_SYSRAM_SIZE (BL2_BASE - RCAR_SYSRAM_BASE) 125*91f16700Schasinglulu 126*91f16700Schasinglulu /* 127*91f16700Schasinglulu ****************************************************************************** 128*91f16700Schasinglulu * BL31 specific defines. 129*91f16700Schasinglulu ****************************************************************************** 130*91f16700Schasinglulu * Put BL3-1 at the top of the Trusted SRAM. BL31_BASE is calculated using the 131*91f16700Schasinglulu * current BL3-1 debug size plus a little space for growth. 132*91f16700Schasinglulu */ 133*91f16700Schasinglulu #define BL31_BASE (RCAR_TRUSTED_SRAM_BASE) 134*91f16700Schasinglulu #define BL31_LIMIT (RCAR_TRUSTED_SRAM_BASE + \ 135*91f16700Schasinglulu RCAR_TRUSTED_SRAM_SIZE) 136*91f16700Schasinglulu #define RCAR_BL31_LOG_BASE (0x44040000) 137*91f16700Schasinglulu #define RCAR_BL31_SDRAM_BTM (RCAR_BL31_LOG_BASE + 0x14000) 138*91f16700Schasinglulu #define RCAR_BL31_LOG_SIZE (RCAR_BL31_SDRAM_BTM - RCAR_BL31_LOG_BASE) 139*91f16700Schasinglulu #define BL31_SRAM_BASE (DEVICE_SRAM_BASE) 140*91f16700Schasinglulu #define BL31_SRAM_LIMIT (DEVICE_SRAM_BASE + DEVICE_SRAM_SIZE) 141*91f16700Schasinglulu 142*91f16700Schasinglulu /******************************************************************************* 143*91f16700Schasinglulu * BL32 specific defines. 144*91f16700Schasinglulu ******************************************************************************/ 145*91f16700Schasinglulu #ifndef SPD_NONE 146*91f16700Schasinglulu #define BL32_BASE U(0x44100000) 147*91f16700Schasinglulu #define BL32_LIMIT (BL32_BASE + U(0x200000)) 148*91f16700Schasinglulu #endif 149*91f16700Schasinglulu 150*91f16700Schasinglulu /******************************************************************************* 151*91f16700Schasinglulu * BL33 152*91f16700Schasinglulu ******************************************************************************/ 153*91f16700Schasinglulu #define BL33_BASE DRAM1_NS_BASE 154*91f16700Schasinglulu #define BL33_COMP_SIZE U(0x200000) 155*91f16700Schasinglulu #define BL33_COMP_BASE (BL33_BASE - BL33_COMP_SIZE) 156*91f16700Schasinglulu 157*91f16700Schasinglulu /******************************************************************************* 158*91f16700Schasinglulu * Platform specific page table and MMU setup constants 159*91f16700Schasinglulu ******************************************************************************/ 160*91f16700Schasinglulu #if IMAGE_BL1 161*91f16700Schasinglulu #define MAX_XLAT_TABLES U(2) 162*91f16700Schasinglulu #elif IMAGE_BL2 163*91f16700Schasinglulu #define MAX_XLAT_TABLES U(5) 164*91f16700Schasinglulu #elif IMAGE_BL31 165*91f16700Schasinglulu #define MAX_XLAT_TABLES U(4) 166*91f16700Schasinglulu #elif IMAGE_BL32 167*91f16700Schasinglulu #define MAX_XLAT_TABLES U(3) 168*91f16700Schasinglulu #endif 169*91f16700Schasinglulu 170*91f16700Schasinglulu #if IMAGE_BL2 171*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 40) 172*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 40) 173*91f16700Schasinglulu #else 174*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 32) 175*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 32) 176*91f16700Schasinglulu #endif 177*91f16700Schasinglulu 178*91f16700Schasinglulu #define MAX_MMAP_REGIONS (RCAR_MMAP_ENTRIES + RCAR_BL_REGIONS) 179*91f16700Schasinglulu 180*91f16700Schasinglulu /******************************************************************************* 181*91f16700Schasinglulu * Declarations and constants to access the mailboxes safely. Each mailbox is 182*91f16700Schasinglulu * aligned on the biggest cache line size in the platform. This is known only 183*91f16700Schasinglulu * to the platform as it might have a combination of integrated and external 184*91f16700Schasinglulu * caches. Such alignment ensures that two mailboxes do not sit on the same cache 185*91f16700Schasinglulu * line at any cache level. They could belong to different cpus/clusters & 186*91f16700Schasinglulu * get written while being protected by different locks causing corruption of 187*91f16700Schasinglulu * a valid mailbox address. 188*91f16700Schasinglulu ******************************************************************************/ 189*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT (6) 190*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 191*91f16700Schasinglulu 192*91f16700Schasinglulu /******************************************************************************* 193*91f16700Schasinglulu * Size of the per-cpu data in bytes that should be reserved in the generic 194*91f16700Schasinglulu * per-cpu data structure for the RCAR port. 195*91f16700Schasinglulu ******************************************************************************/ 196*91f16700Schasinglulu #if !USE_COHERENT_MEM 197*91f16700Schasinglulu #define PLAT_PCPU_DATA_SIZE (2) 198*91f16700Schasinglulu #endif 199*91f16700Schasinglulu 200*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */ 201