xref: /arm-trusted-firmware/plat/renesas/common/bl31_plat_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2015-2020, Renesas Electronics Corporation. All rights reserved.
4*91f16700Schasinglulu  *
5*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #include <stddef.h>
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <arch.h>
11*91f16700Schasinglulu #include <arch_helpers.h>
12*91f16700Schasinglulu #include <bl31/bl31.h>
13*91f16700Schasinglulu #include <common/bl_common.h>
14*91f16700Schasinglulu #include <common/debug.h>
15*91f16700Schasinglulu #include <drivers/arm/cci.h>
16*91f16700Schasinglulu #include <drivers/console.h>
17*91f16700Schasinglulu #include <lib/mmio.h>
18*91f16700Schasinglulu #include <plat/common/platform.h>
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #include "pwrc.h"
21*91f16700Schasinglulu #include "rcar_def.h"
22*91f16700Schasinglulu #include "rcar_private.h"
23*91f16700Schasinglulu #include "rcar_version.h"
24*91f16700Schasinglulu 
25*91f16700Schasinglulu static const uint64_t BL31_RO_BASE		= BL_CODE_BASE;
26*91f16700Schasinglulu static const uint64_t BL31_RO_LIMIT		= BL_CODE_END;
27*91f16700Schasinglulu 
28*91f16700Schasinglulu #if USE_COHERENT_MEM
29*91f16700Schasinglulu static const uint64_t BL31_COHERENT_RAM_BASE	= BL_COHERENT_RAM_BASE;
30*91f16700Schasinglulu static const uint64_t BL31_COHERENT_RAM_LIMIT	= BL_COHERENT_RAM_END;
31*91f16700Schasinglulu #endif /* USE_COHERENT_MEM */
32*91f16700Schasinglulu 
33*91f16700Schasinglulu extern void plat_rcar_gic_driver_init(void);
34*91f16700Schasinglulu extern void plat_rcar_gic_init(void);
35*91f16700Schasinglulu 
36*91f16700Schasinglulu u_register_t rcar_boot_mpidr;
37*91f16700Schasinglulu 
38*91f16700Schasinglulu static int cci_map[] = {
39*91f16700Schasinglulu 	CCI500_CLUSTER0_SL_IFACE_IX_FOR_M3,
40*91f16700Schasinglulu 	CCI500_CLUSTER1_SL_IFACE_IX_FOR_M3
41*91f16700Schasinglulu };
42*91f16700Schasinglulu 
43*91f16700Schasinglulu void plat_cci_init(void)
44*91f16700Schasinglulu {
45*91f16700Schasinglulu 	uint32_t prd;
46*91f16700Schasinglulu 
47*91f16700Schasinglulu 	prd = mmio_read_32(RCAR_PRR) & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
48*91f16700Schasinglulu 
49*91f16700Schasinglulu 	if (PRR_PRODUCT_H3_CUT10 == prd || PRR_PRODUCT_H3_CUT11 == prd) {
50*91f16700Schasinglulu 		cci_map[0U] = CCI500_CLUSTER0_SL_IFACE_IX;
51*91f16700Schasinglulu 		cci_map[1U] = CCI500_CLUSTER1_SL_IFACE_IX;
52*91f16700Schasinglulu 	}
53*91f16700Schasinglulu 
54*91f16700Schasinglulu 	cci_init(RCAR_CCI_BASE, cci_map, ARRAY_SIZE(cci_map));
55*91f16700Schasinglulu }
56*91f16700Schasinglulu 
57*91f16700Schasinglulu void plat_cci_enable(void)
58*91f16700Schasinglulu {
59*91f16700Schasinglulu 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
60*91f16700Schasinglulu }
61*91f16700Schasinglulu 
62*91f16700Schasinglulu void plat_cci_disable(void)
63*91f16700Schasinglulu {
64*91f16700Schasinglulu 	cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
65*91f16700Schasinglulu }
66*91f16700Schasinglulu 
67*91f16700Schasinglulu struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
68*91f16700Schasinglulu {
69*91f16700Schasinglulu 	bl2_to_bl31_params_mem_t *from_bl2 = (bl2_to_bl31_params_mem_t *)
70*91f16700Schasinglulu 					     PARAMS_BASE;
71*91f16700Schasinglulu 	entry_point_info_t *next_image_info;
72*91f16700Schasinglulu 
73*91f16700Schasinglulu 	next_image_info = (type == NON_SECURE) ?
74*91f16700Schasinglulu 		&from_bl2->bl33_ep_info : &from_bl2->bl32_ep_info;
75*91f16700Schasinglulu 
76*91f16700Schasinglulu 	return next_image_info->pc ? next_image_info : NULL;
77*91f16700Schasinglulu }
78*91f16700Schasinglulu 
79*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
80*91f16700Schasinglulu 				u_register_t arg2, u_register_t arg3)
81*91f16700Schasinglulu {
82*91f16700Schasinglulu 	rcar_console_runtime_init();
83*91f16700Schasinglulu 
84*91f16700Schasinglulu 	NOTICE("BL3-1 : Rev.%s\n", version_of_renesas);
85*91f16700Schasinglulu 
86*91f16700Schasinglulu #if RCAR_LSI != RCAR_D3
87*91f16700Schasinglulu 	if (rcar_pwrc_get_cluster() == RCAR_CLUSTER_A53A57) {
88*91f16700Schasinglulu 		plat_cci_init();
89*91f16700Schasinglulu 		plat_cci_enable();
90*91f16700Schasinglulu 	}
91*91f16700Schasinglulu #endif /* RCAR_LSI != RCAR_D3 */
92*91f16700Schasinglulu }
93*91f16700Schasinglulu 
94*91f16700Schasinglulu void bl31_plat_arch_setup(void)
95*91f16700Schasinglulu {
96*91f16700Schasinglulu 	rcar_configure_mmu_el3(BL31_BASE,
97*91f16700Schasinglulu 			       BL31_LIMIT - BL31_BASE,
98*91f16700Schasinglulu 			       BL31_RO_BASE, BL31_RO_LIMIT
99*91f16700Schasinglulu #if USE_COHERENT_MEM
100*91f16700Schasinglulu 			       , BL31_COHERENT_RAM_BASE, BL31_COHERENT_RAM_LIMIT
101*91f16700Schasinglulu #endif /* USE_COHERENT_MEM */
102*91f16700Schasinglulu 	    );
103*91f16700Schasinglulu 	rcar_pwrc_code_copy_to_system_ram();
104*91f16700Schasinglulu }
105*91f16700Schasinglulu 
106*91f16700Schasinglulu void bl31_platform_setup(void)
107*91f16700Schasinglulu {
108*91f16700Schasinglulu 	plat_rcar_gic_driver_init();
109*91f16700Schasinglulu 	plat_rcar_gic_init();
110*91f16700Schasinglulu 
111*91f16700Schasinglulu 	/* enable the system level generic timer */
112*91f16700Schasinglulu 	mmio_write_32(RCAR_CNTC_BASE + CNTCR_OFF, CNTCR_FCREQ(U(0)) | CNTCR_EN);
113*91f16700Schasinglulu 
114*91f16700Schasinglulu 	rcar_pwrc_setup();
115*91f16700Schasinglulu #if 0
116*91f16700Schasinglulu 	/*
117*91f16700Schasinglulu 	 * TODO: there is a broad number of rcar-gen3 SoC configurations; to
118*91f16700Schasinglulu 	 * support all of them, Renesas use the pwrc driver to discover what
119*91f16700Schasinglulu 	 * cores are on/off before announcing the topology.
120*91f16700Schasinglulu 	 * This code hasnt been ported yet
121*91f16700Schasinglulu 	 */
122*91f16700Schasinglulu 
123*91f16700Schasinglulu 	rcar_setup_topology();
124*91f16700Schasinglulu #endif
125*91f16700Schasinglulu 
126*91f16700Schasinglulu 	/*
127*91f16700Schasinglulu 	 * mask should match the kernel's MPIDR_HWID_BITMASK so the core can be
128*91f16700Schasinglulu 	 * identified during cpuhotplug (check the kernel's psci migrate set of
129*91f16700Schasinglulu 	 * functions
130*91f16700Schasinglulu 	 */
131*91f16700Schasinglulu 	rcar_boot_mpidr = read_mpidr_el1() & 0x0000ffffU;
132*91f16700Schasinglulu 	rcar_pwrc_all_disable_interrupt_wakeup();
133*91f16700Schasinglulu }
134