1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021-2023, Stephan Gerhold <stephan@gerhold.net> 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <common/bl_common.h> 8*91f16700Schasinglulu #include <drivers/console.h> 9*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 10*91f16700Schasinglulu #include <lib/mmio.h> 11*91f16700Schasinglulu #include <lib/xlat_tables/xlat_mmu_helpers.h> 12*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include "msm8916_gicv2.h" 15*91f16700Schasinglulu #include <msm8916_mmap.h> 16*91f16700Schasinglulu #include "msm8916_setup.h" 17*91f16700Schasinglulu #include <uartdm_console.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu static const mmap_region_t msm8916_mmap[] = { 20*91f16700Schasinglulu MAP_REGION_FLAT(PCNOC_BASE, PCNOC_SIZE, 21*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER), 22*91f16700Schasinglulu MAP_REGION_FLAT(APCS_BASE, APCS_SIZE, 23*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER), 24*91f16700Schasinglulu {}, 25*91f16700Schasinglulu }; 26*91f16700Schasinglulu 27*91f16700Schasinglulu static console_t console; 28*91f16700Schasinglulu 29*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void) 30*91f16700Schasinglulu { 31*91f16700Schasinglulu return PLAT_SYSCNT_FREQ; 32*91f16700Schasinglulu } 33*91f16700Schasinglulu 34*91f16700Schasinglulu #define GPIO_CFG_FUNC(n) ((n) << 2) 35*91f16700Schasinglulu #define GPIO_CFG_DRV_STRENGTH_MA(ma) (((ma) / 2 - 1) << 6) 36*91f16700Schasinglulu 37*91f16700Schasinglulu #define CLK_ENABLE BIT_32(0) 38*91f16700Schasinglulu #define CLK_OFF BIT_32(31) 39*91f16700Schasinglulu #define GCC_BLSP1_AHB_CBCR (GCC_BASE + 0x01008) 40*91f16700Schasinglulu #define GCC_BLSP1_UART_APPS_CBCR(n) (GCC_BASE + \ 41*91f16700Schasinglulu (((n) == 2) ? (0x0302c) : (0x0203c + (((n) - 1) * 0x1000)))) 42*91f16700Schasinglulu #define GCC_APCS_CLOCK_BRANCH_ENA_VOTE (GCC_BASE + 0x45004) 43*91f16700Schasinglulu #define BLSP1_AHB_CLK_ENA BIT_32(10) 44*91f16700Schasinglulu 45*91f16700Schasinglulu struct uartdm_gpios { 46*91f16700Schasinglulu unsigned int tx, rx, func; 47*91f16700Schasinglulu }; 48*91f16700Schasinglulu 49*91f16700Schasinglulu static const struct uartdm_gpios uartdm_gpio_map[] = { 50*91f16700Schasinglulu #if defined(PLAT_msm8909) 51*91f16700Schasinglulu {4, 5, 0x2}, {20, 21, 0x3}, 52*91f16700Schasinglulu #elif defined(PLAT_msm8916) || defined(PLAT_msm8939) 53*91f16700Schasinglulu {0, 1, 0x2}, {4, 5, 0x2}, 54*91f16700Schasinglulu #elif defined(PLAT_mdm9607) 55*91f16700Schasinglulu {12, 13, 0x2}, {4, 5, 0x2}, {0, 1, 0x1}, 56*91f16700Schasinglulu {16, 17, 0x2}, {8, 9, 0x2}, {20, 21, 0x2}, 57*91f16700Schasinglulu #endif 58*91f16700Schasinglulu }; 59*91f16700Schasinglulu 60*91f16700Schasinglulu /* 61*91f16700Schasinglulu * The previous boot stage seems to disable most of the UART setup before exit 62*91f16700Schasinglulu * so it must be enabled here again before the UART console can be used. 63*91f16700Schasinglulu */ 64*91f16700Schasinglulu static void msm8916_enable_blsp_uart(void) 65*91f16700Schasinglulu { 66*91f16700Schasinglulu const struct uartdm_gpios *gpios = &uartdm_gpio_map[QTI_UART_NUM - 1]; 67*91f16700Schasinglulu 68*91f16700Schasinglulu CASSERT(QTI_UART_NUM > 0 && QTI_UART_NUM <= ARRAY_SIZE(uartdm_gpio_map), 69*91f16700Schasinglulu assert_qti_blsp_uart_valid); 70*91f16700Schasinglulu 71*91f16700Schasinglulu /* Route GPIOs to BLSP UART */ 72*91f16700Schasinglulu mmio_write_32(TLMM_GPIO_CFG(gpios->tx), GPIO_CFG_FUNC(gpios->func) | 73*91f16700Schasinglulu GPIO_CFG_DRV_STRENGTH_MA(8)); 74*91f16700Schasinglulu mmio_write_32(TLMM_GPIO_CFG(gpios->rx), GPIO_CFG_FUNC(gpios->func) | 75*91f16700Schasinglulu GPIO_CFG_DRV_STRENGTH_MA(8)); 76*91f16700Schasinglulu 77*91f16700Schasinglulu /* Enable AHB clock */ 78*91f16700Schasinglulu mmio_setbits_32(GCC_APCS_CLOCK_BRANCH_ENA_VOTE, BLSP1_AHB_CLK_ENA); 79*91f16700Schasinglulu while (mmio_read_32(GCC_BLSP1_AHB_CBCR) & CLK_OFF) { 80*91f16700Schasinglulu } 81*91f16700Schasinglulu 82*91f16700Schasinglulu /* Enable BLSP UART clock */ 83*91f16700Schasinglulu mmio_setbits_32(GCC_BLSP1_UART_APPS_CBCR(QTI_UART_NUM), CLK_ENABLE); 84*91f16700Schasinglulu while (mmio_read_32(GCC_BLSP1_UART_APPS_CBCR(QTI_UART_NUM)) & CLK_OFF) { 85*91f16700Schasinglulu } 86*91f16700Schasinglulu } 87*91f16700Schasinglulu 88*91f16700Schasinglulu void msm8916_early_platform_setup(void) 89*91f16700Schasinglulu { 90*91f16700Schasinglulu /* Initialize the debug console as early as possible */ 91*91f16700Schasinglulu msm8916_enable_blsp_uart(); 92*91f16700Schasinglulu console_uartdm_register(&console, BLSP_UART_BASE); 93*91f16700Schasinglulu 94*91f16700Schasinglulu if (QTI_RUNTIME_UART) { 95*91f16700Schasinglulu /* Mark UART as runtime usable */ 96*91f16700Schasinglulu console_set_scope(&console, CONSOLE_FLAG_BOOT | 97*91f16700Schasinglulu CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH); 98*91f16700Schasinglulu } 99*91f16700Schasinglulu } 100*91f16700Schasinglulu 101*91f16700Schasinglulu void msm8916_plat_arch_setup(uintptr_t base, size_t size) 102*91f16700Schasinglulu { 103*91f16700Schasinglulu mmap_add_region(base, base, size, MT_RW_DATA | MT_SECURE); 104*91f16700Schasinglulu mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 105*91f16700Schasinglulu BL_CODE_END - BL_CODE_BASE, 106*91f16700Schasinglulu MT_CODE | MT_SECURE); 107*91f16700Schasinglulu mmap_add_region(BL_RO_DATA_BASE, BL_RO_DATA_BASE, 108*91f16700Schasinglulu BL_RO_DATA_END - BL_RO_DATA_BASE, 109*91f16700Schasinglulu MT_RO_DATA | MT_SECURE); 110*91f16700Schasinglulu mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE, 111*91f16700Schasinglulu BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 112*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER); 113*91f16700Schasinglulu 114*91f16700Schasinglulu mmap_add(msm8916_mmap); 115*91f16700Schasinglulu init_xlat_tables(); 116*91f16700Schasinglulu } 117*91f16700Schasinglulu 118*91f16700Schasinglulu void msm8916_platform_setup(void) 119*91f16700Schasinglulu { 120*91f16700Schasinglulu generic_delay_timer_init(); 121*91f16700Schasinglulu msm8916_gicv2_init(); 122*91f16700Schasinglulu } 123