xref: /arm-trusted-firmware/plat/nxp/soc-lx2160a/soc.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2018-2021 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  *
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #include <assert.h>
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <arch.h>
11*91f16700Schasinglulu #include <bl31/interrupt_mgmt.h>
12*91f16700Schasinglulu #include <caam.h>
13*91f16700Schasinglulu #include <cassert.h>
14*91f16700Schasinglulu #include <ccn.h>
15*91f16700Schasinglulu #include <common/debug.h>
16*91f16700Schasinglulu #include <dcfg.h>
17*91f16700Schasinglulu #ifdef I2C_INIT
18*91f16700Schasinglulu #include <i2c.h>
19*91f16700Schasinglulu #endif
20*91f16700Schasinglulu #include <lib/mmio.h>
21*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h>
22*91f16700Schasinglulu #include <ls_interconnect.h>
23*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION
24*91f16700Schasinglulu #include <nxp_gpio.h>
25*91f16700Schasinglulu #endif
26*91f16700Schasinglulu #include <nxp_smmu.h>
27*91f16700Schasinglulu #include <nxp_timer.h>
28*91f16700Schasinglulu #include <plat_console.h>
29*91f16700Schasinglulu #include <plat_gic.h>
30*91f16700Schasinglulu #include <plat_tzc400.h>
31*91f16700Schasinglulu #include <pmu.h>
32*91f16700Schasinglulu #if defined(NXP_SFP_ENABLED)
33*91f16700Schasinglulu #include <sfp.h>
34*91f16700Schasinglulu #endif
35*91f16700Schasinglulu 
36*91f16700Schasinglulu #include <errata.h>
37*91f16700Schasinglulu #include <ls_interrupt_mgmt.h>
38*91f16700Schasinglulu #ifdef CONFIG_OCRAM_ECC_EN
39*91f16700Schasinglulu #include <ocram.h>
40*91f16700Schasinglulu #endif
41*91f16700Schasinglulu #include "plat_common.h"
42*91f16700Schasinglulu #ifdef NXP_NV_SW_MAINT_LAST_EXEC_DATA
43*91f16700Schasinglulu #include <plat_nv_storage.h>
44*91f16700Schasinglulu #endif
45*91f16700Schasinglulu #ifdef NXP_WARM_BOOT
46*91f16700Schasinglulu #include <plat_warm_rst.h>
47*91f16700Schasinglulu #endif
48*91f16700Schasinglulu #include "platform_def.h"
49*91f16700Schasinglulu #include "soc.h"
50*91f16700Schasinglulu 
51*91f16700Schasinglulu static struct soc_type soc_list[] =  {
52*91f16700Schasinglulu 	/* SoC LX2160A */
53*91f16700Schasinglulu 	SOC_ENTRY(LX2160A, LX2160A, 8, 2),
54*91f16700Schasinglulu 	SOC_ENTRY(LX2160E, LX2160E, 8, 2),
55*91f16700Schasinglulu 	SOC_ENTRY(LX2160C, LX2160C, 8, 2),
56*91f16700Schasinglulu 	SOC_ENTRY(LX2160N, LX2160N, 8, 2),
57*91f16700Schasinglulu 	SOC_ENTRY(LX2080A, LX2080A, 8, 1),
58*91f16700Schasinglulu 	SOC_ENTRY(LX2080E, LX2080E, 8, 1),
59*91f16700Schasinglulu 	SOC_ENTRY(LX2080C, LX2080C, 8, 1),
60*91f16700Schasinglulu 	SOC_ENTRY(LX2080N, LX2080N, 8, 1),
61*91f16700Schasinglulu 	SOC_ENTRY(LX2120A, LX2120A, 6, 2),
62*91f16700Schasinglulu 	SOC_ENTRY(LX2120E, LX2120E, 6, 2),
63*91f16700Schasinglulu 	SOC_ENTRY(LX2120C, LX2120C, 6, 2),
64*91f16700Schasinglulu 	SOC_ENTRY(LX2120N, LX2120N, 6, 2),
65*91f16700Schasinglulu 	/* SoC LX2162A */
66*91f16700Schasinglulu 	SOC_ENTRY(LX2162A, LX2162A, 8, 2),
67*91f16700Schasinglulu 	SOC_ENTRY(LX2162E, LX2162E, 8, 2),
68*91f16700Schasinglulu 	SOC_ENTRY(LX2162C, LX2162C, 8, 2),
69*91f16700Schasinglulu 	SOC_ENTRY(LX2162N, LX2162N, 8, 2),
70*91f16700Schasinglulu 	SOC_ENTRY(LX2082A, LX2082A, 8, 1),
71*91f16700Schasinglulu 	SOC_ENTRY(LX2082E, LX2082E, 8, 1),
72*91f16700Schasinglulu 	SOC_ENTRY(LX2082C, LX2082C, 8, 1),
73*91f16700Schasinglulu 	SOC_ENTRY(LX2082N, LX2082N, 8, 1),
74*91f16700Schasinglulu 	SOC_ENTRY(LX2122A, LX2122A, 6, 2),
75*91f16700Schasinglulu 	SOC_ENTRY(LX2122E, LX2122E, 6, 2),
76*91f16700Schasinglulu 	SOC_ENTRY(LX2122C, LX2122C, 6, 2),
77*91f16700Schasinglulu 	SOC_ENTRY(LX2122N, LX2122N, 6, 2),
78*91f16700Schasinglulu };
79*91f16700Schasinglulu 
80*91f16700Schasinglulu static dcfg_init_info_t dcfg_init_data = {
81*91f16700Schasinglulu 			.g_nxp_dcfg_addr = NXP_DCFG_ADDR,
82*91f16700Schasinglulu 			.nxp_sysclk_freq = NXP_SYSCLK_FREQ,
83*91f16700Schasinglulu 			.nxp_ddrclk_freq = NXP_DDRCLK_FREQ,
84*91f16700Schasinglulu 			.nxp_plat_clk_divider = NXP_PLATFORM_CLK_DIVIDER,
85*91f16700Schasinglulu 		};
86*91f16700Schasinglulu static const unsigned char master_to_6rn_id_map[] = {
87*91f16700Schasinglulu 	PLAT_6CLUSTER_TO_CCN_ID_MAP
88*91f16700Schasinglulu };
89*91f16700Schasinglulu 
90*91f16700Schasinglulu static const unsigned char master_to_rn_id_map[] = {
91*91f16700Schasinglulu 	PLAT_CLUSTER_TO_CCN_ID_MAP
92*91f16700Schasinglulu };
93*91f16700Schasinglulu 
94*91f16700Schasinglulu CASSERT(ARRAY_SIZE(master_to_rn_id_map) == NUMBER_OF_CLUSTERS,
95*91f16700Schasinglulu 		assert_invalid_cluster_count_for_ccn_variant);
96*91f16700Schasinglulu 
97*91f16700Schasinglulu static const ccn_desc_t plat_six_cluster_ccn_desc = {
98*91f16700Schasinglulu 	.periphbase = NXP_CCN_ADDR,
99*91f16700Schasinglulu 	.num_masters = ARRAY_SIZE(master_to_6rn_id_map),
100*91f16700Schasinglulu 	.master_to_rn_id_map = master_to_6rn_id_map
101*91f16700Schasinglulu };
102*91f16700Schasinglulu 
103*91f16700Schasinglulu static const ccn_desc_t plat_ccn_desc = {
104*91f16700Schasinglulu 	.periphbase = NXP_CCN_ADDR,
105*91f16700Schasinglulu 	.num_masters = ARRAY_SIZE(master_to_rn_id_map),
106*91f16700Schasinglulu 	.master_to_rn_id_map = master_to_rn_id_map
107*91f16700Schasinglulu };
108*91f16700Schasinglulu 
109*91f16700Schasinglulu /******************************************************************************
110*91f16700Schasinglulu  * Function returns the base counter frequency
111*91f16700Schasinglulu  * after reading the first entry at CNTFID0 (0x20 offset).
112*91f16700Schasinglulu  *
113*91f16700Schasinglulu  * Function is used by:
114*91f16700Schasinglulu  *   1. ARM common code for PSCI management.
115*91f16700Schasinglulu  *   2. ARM Generic Timer init.
116*91f16700Schasinglulu  *
117*91f16700Schasinglulu  *****************************************************************************/
118*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void)
119*91f16700Schasinglulu {
120*91f16700Schasinglulu 	unsigned int counter_base_frequency;
121*91f16700Schasinglulu 	/*
122*91f16700Schasinglulu 	 * Below register specifies the base frequency of the system counter.
123*91f16700Schasinglulu 	 * As per NXP Board Manuals:
124*91f16700Schasinglulu 	 * The system counter always works with SYS_REF_CLK/4 frequency clock.
125*91f16700Schasinglulu 	 *
126*91f16700Schasinglulu 	 *
127*91f16700Schasinglulu 	 */
128*91f16700Schasinglulu 	counter_base_frequency = mmio_read_32(NXP_TIMER_ADDR + CNTFID_OFF);
129*91f16700Schasinglulu 
130*91f16700Schasinglulu 	return counter_base_frequency;
131*91f16700Schasinglulu }
132*91f16700Schasinglulu 
133*91f16700Schasinglulu #ifdef IMAGE_BL2
134*91f16700Schasinglulu 
135*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION
136*91f16700Schasinglulu static gpio_init_info_t gpio_init_data = {
137*91f16700Schasinglulu 	.gpio1_base_addr = NXP_GPIO1_ADDR,
138*91f16700Schasinglulu 	.gpio2_base_addr = NXP_GPIO2_ADDR,
139*91f16700Schasinglulu 	.gpio3_base_addr = NXP_GPIO3_ADDR,
140*91f16700Schasinglulu 	.gpio4_base_addr = NXP_GPIO4_ADDR,
141*91f16700Schasinglulu };
142*91f16700Schasinglulu #endif
143*91f16700Schasinglulu 
144*91f16700Schasinglulu static void soc_interconnect_config(void)
145*91f16700Schasinglulu {
146*91f16700Schasinglulu 	unsigned long long val = 0x0U;
147*91f16700Schasinglulu 	uint8_t num_clusters, cores_per_cluster;
148*91f16700Schasinglulu 
149*91f16700Schasinglulu 	get_cluster_info(soc_list, ARRAY_SIZE(soc_list),
150*91f16700Schasinglulu 			&num_clusters, &cores_per_cluster);
151*91f16700Schasinglulu 
152*91f16700Schasinglulu 	if (num_clusters == 6U) {
153*91f16700Schasinglulu 		ccn_init(&plat_six_cluster_ccn_desc);
154*91f16700Schasinglulu 	} else {
155*91f16700Schasinglulu 		ccn_init(&plat_ccn_desc);
156*91f16700Schasinglulu 	}
157*91f16700Schasinglulu 
158*91f16700Schasinglulu 	/*
159*91f16700Schasinglulu 	 * Enable Interconnect coherency for the primary CPU's cluster.
160*91f16700Schasinglulu 	 */
161*91f16700Schasinglulu 	plat_ls_interconnect_enter_coherency(num_clusters);
162*91f16700Schasinglulu 
163*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 13, PCIeRC_RN_I_NODE_ID_OFFSET);
164*91f16700Schasinglulu 	val |= (1 << 17);
165*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 13, PCIeRC_RN_I_NODE_ID_OFFSET, val);
166*91f16700Schasinglulu 
167*91f16700Schasinglulu 	/* PCIe is Connected to RN-I 17 which is connected to HN-I 13. */
168*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 30, PCIeRC_RN_I_NODE_ID_OFFSET);
169*91f16700Schasinglulu 	val |= (1 << 17);
170*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 30, PCIeRC_RN_I_NODE_ID_OFFSET, val);
171*91f16700Schasinglulu 
172*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 13, SA_AUX_CTRL_REG_OFFSET);
173*91f16700Schasinglulu 	val |= SERIALIZE_DEV_nGnRnE_WRITES;
174*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 13, SA_AUX_CTRL_REG_OFFSET, val);
175*91f16700Schasinglulu 
176*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 30, SA_AUX_CTRL_REG_OFFSET);
177*91f16700Schasinglulu 	val &= ~(ENABLE_RESERVE_BIT53);
178*91f16700Schasinglulu 	val |= SERIALIZE_DEV_nGnRnE_WRITES;
179*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 30, SA_AUX_CTRL_REG_OFFSET, val);
180*91f16700Schasinglulu 
181*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 13, PoS_CONTROL_REG_OFFSET);
182*91f16700Schasinglulu 	val &= ~(HNI_POS_EN);
183*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 13, PoS_CONTROL_REG_OFFSET, val);
184*91f16700Schasinglulu 
185*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 30, PoS_CONTROL_REG_OFFSET);
186*91f16700Schasinglulu 	val &= ~(HNI_POS_EN);
187*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 30, PoS_CONTROL_REG_OFFSET, val);
188*91f16700Schasinglulu 
189*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 13, SA_AUX_CTRL_REG_OFFSET);
190*91f16700Schasinglulu 	val &= ~(POS_EARLY_WR_COMP_EN);
191*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 13, SA_AUX_CTRL_REG_OFFSET, val);
192*91f16700Schasinglulu 
193*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_HNI, 30, SA_AUX_CTRL_REG_OFFSET);
194*91f16700Schasinglulu 	val &= ~(POS_EARLY_WR_COMP_EN);
195*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, 30, SA_AUX_CTRL_REG_OFFSET, val);
196*91f16700Schasinglulu 
197*91f16700Schasinglulu #if POLICY_PERF_WRIOP
198*91f16700Schasinglulu 	uint16_t wriop_rni = 0U;
199*91f16700Schasinglulu 
200*91f16700Schasinglulu 	if (POLICY_PERF_WRIOP == 1) {
201*91f16700Schasinglulu 		wriop_rni = 7U;
202*91f16700Schasinglulu 	} else if (POLICY_PERF_WRIOP == 2) {
203*91f16700Schasinglulu 		wriop_rni = 23U;
204*91f16700Schasinglulu 	} else {
205*91f16700Schasinglulu 		ERROR("Incorrect WRIOP selected.\n");
206*91f16700Schasinglulu 		panic();
207*91f16700Schasinglulu 	}
208*91f16700Schasinglulu 
209*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_RNI, wriop_rni,
210*91f16700Schasinglulu 				SA_AUX_CTRL_REG_OFFSET);
211*91f16700Schasinglulu 	val |= ENABLE_WUO;
212*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_HNI, wriop_rni, SA_AUX_CTRL_REG_OFFSET,
213*91f16700Schasinglulu 			   val);
214*91f16700Schasinglulu #else
215*91f16700Schasinglulu 	val = ccn_read_node_reg(NODE_TYPE_RNI, 17, SA_AUX_CTRL_REG_OFFSET);
216*91f16700Schasinglulu 	val |= ENABLE_WUO;
217*91f16700Schasinglulu 	ccn_write_node_reg(NODE_TYPE_RNI, 17, SA_AUX_CTRL_REG_OFFSET, val);
218*91f16700Schasinglulu #endif
219*91f16700Schasinglulu }
220*91f16700Schasinglulu 
221*91f16700Schasinglulu 
222*91f16700Schasinglulu void soc_preload_setup(void)
223*91f16700Schasinglulu {
224*91f16700Schasinglulu 	dram_regions_info_t *info_dram_regions = get_dram_regions_info();
225*91f16700Schasinglulu #if defined(NXP_WARM_BOOT)
226*91f16700Schasinglulu 	bool warm_reset = is_warm_boot();
227*91f16700Schasinglulu #endif
228*91f16700Schasinglulu 	info_dram_regions->total_dram_size =
229*91f16700Schasinglulu #if defined(NXP_WARM_BOOT)
230*91f16700Schasinglulu 						init_ddr(warm_reset);
231*91f16700Schasinglulu #else
232*91f16700Schasinglulu 						init_ddr();
233*91f16700Schasinglulu #endif
234*91f16700Schasinglulu }
235*91f16700Schasinglulu 
236*91f16700Schasinglulu /*******************************************************************************
237*91f16700Schasinglulu  * This function implements soc specific erratas
238*91f16700Schasinglulu  * This is called before DDR is initialized or MMU is enabled
239*91f16700Schasinglulu  ******************************************************************************/
240*91f16700Schasinglulu void soc_early_init(void)
241*91f16700Schasinglulu {
242*91f16700Schasinglulu #ifdef CONFIG_OCRAM_ECC_EN
243*91f16700Schasinglulu 	ocram_init(NXP_OCRAM_ADDR, NXP_OCRAM_SIZE);
244*91f16700Schasinglulu #endif
245*91f16700Schasinglulu 	dcfg_init(&dcfg_init_data);
246*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION
247*91f16700Schasinglulu 	gpio_init(&gpio_init_data);
248*91f16700Schasinglulu 	sec_init(NXP_CAAM_ADDR);
249*91f16700Schasinglulu #endif
250*91f16700Schasinglulu #if LOG_LEVEL > 0
251*91f16700Schasinglulu 	/* Initialize the console to provide early debug support */
252*91f16700Schasinglulu 	plat_console_init(NXP_CONSOLE_ADDR,
253*91f16700Schasinglulu 				NXP_UART_CLK_DIVIDER, NXP_CONSOLE_BAUDRATE);
254*91f16700Schasinglulu #endif
255*91f16700Schasinglulu 
256*91f16700Schasinglulu 	enable_timer_base_to_cluster(NXP_PMU_ADDR);
257*91f16700Schasinglulu 	soc_interconnect_config();
258*91f16700Schasinglulu 
259*91f16700Schasinglulu 	enum  boot_device dev = get_boot_dev();
260*91f16700Schasinglulu 	/* Mark the buffer for SD in OCRAM as non secure.
261*91f16700Schasinglulu 	 * The buffer is assumed to be at end of OCRAM for
262*91f16700Schasinglulu 	 * the logic below to calculate TZPC programming
263*91f16700Schasinglulu 	 */
264*91f16700Schasinglulu 	if (dev == BOOT_DEVICE_EMMC || dev == BOOT_DEVICE_SDHC2_EMMC) {
265*91f16700Schasinglulu 		/* Calculate the region in OCRAM which is secure
266*91f16700Schasinglulu 		 * The buffer for SD needs to be marked non-secure
267*91f16700Schasinglulu 		 * to allow SD to do DMA operations on it
268*91f16700Schasinglulu 		 */
269*91f16700Schasinglulu 		uint32_t secure_region = (NXP_OCRAM_SIZE
270*91f16700Schasinglulu 						- NXP_SD_BLOCK_BUF_SIZE);
271*91f16700Schasinglulu 		uint32_t mask = secure_region/TZPC_BLOCK_SIZE;
272*91f16700Schasinglulu 
273*91f16700Schasinglulu 		mmio_write_32(NXP_OCRAM_TZPC_ADDR, mask);
274*91f16700Schasinglulu 
275*91f16700Schasinglulu 		/* Add the entry for buffer in MMU Table */
276*91f16700Schasinglulu 		mmap_add_region(NXP_SD_BLOCK_BUF_ADDR, NXP_SD_BLOCK_BUF_ADDR,
277*91f16700Schasinglulu 				NXP_SD_BLOCK_BUF_SIZE,
278*91f16700Schasinglulu 				MT_DEVICE | MT_RW | MT_NS);
279*91f16700Schasinglulu 	}
280*91f16700Schasinglulu 
281*91f16700Schasinglulu 	soc_errata();
282*91f16700Schasinglulu 
283*91f16700Schasinglulu #if (TRUSTED_BOARD_BOOT) || defined(POLICY_FUSE_PROVISION)
284*91f16700Schasinglulu 	sfp_init(NXP_SFP_ADDR);
285*91f16700Schasinglulu #endif
286*91f16700Schasinglulu 
287*91f16700Schasinglulu 	/*
288*91f16700Schasinglulu 	 * Unlock write access for SMMU SMMU_CBn_ACTLR in all Non-secure contexts.
289*91f16700Schasinglulu 	 */
290*91f16700Schasinglulu 	smmu_cache_unlock(NXP_SMMU_ADDR);
291*91f16700Schasinglulu 	INFO("SMMU Cache Unlocking is Configured.\n");
292*91f16700Schasinglulu 
293*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT
294*91f16700Schasinglulu 	uint32_t mode;
295*91f16700Schasinglulu 
296*91f16700Schasinglulu 	/* For secure boot disable SMMU.
297*91f16700Schasinglulu 	 * Later when platform security policy comes in picture,
298*91f16700Schasinglulu 	 * this might get modified based on the policy
299*91f16700Schasinglulu 	 */
300*91f16700Schasinglulu 	if (check_boot_mode_secure(&mode) == true) {
301*91f16700Schasinglulu 		bypass_smmu(NXP_SMMU_ADDR);
302*91f16700Schasinglulu 	}
303*91f16700Schasinglulu 
304*91f16700Schasinglulu 	/* For Mbedtls currently crypto is not supported via CAAM
305*91f16700Schasinglulu 	 * enable it when that support is there. In tbbr.mk
306*91f16700Schasinglulu 	 * the CAAM_INTEG is set as 0.
307*91f16700Schasinglulu 	 */
308*91f16700Schasinglulu 
309*91f16700Schasinglulu #ifndef MBEDTLS_X509
310*91f16700Schasinglulu 	/* Initialize the crypto accelerator if enabled */
311*91f16700Schasinglulu 	if (is_sec_enabled() == false)
312*91f16700Schasinglulu 		INFO("SEC is disabled.\n");
313*91f16700Schasinglulu 	else
314*91f16700Schasinglulu 		sec_init(NXP_CAAM_ADDR);
315*91f16700Schasinglulu #endif
316*91f16700Schasinglulu #endif
317*91f16700Schasinglulu 
318*91f16700Schasinglulu 	/*
319*91f16700Schasinglulu 	 * Initialize system level generic timer for Layerscape Socs.
320*91f16700Schasinglulu 	 */
321*91f16700Schasinglulu 	delay_timer_init(NXP_TIMER_ADDR);
322*91f16700Schasinglulu 	i2c_init(NXP_I2C_ADDR);
323*91f16700Schasinglulu }
324*91f16700Schasinglulu 
325*91f16700Schasinglulu void soc_bl2_prepare_exit(void)
326*91f16700Schasinglulu {
327*91f16700Schasinglulu #if defined(NXP_SFP_ENABLED) && defined(DISABLE_FUSE_WRITE)
328*91f16700Schasinglulu 	set_sfp_wr_disable();
329*91f16700Schasinglulu #endif
330*91f16700Schasinglulu }
331*91f16700Schasinglulu 
332*91f16700Schasinglulu /*****************************************************************************
333*91f16700Schasinglulu  * This function returns the boot device based on RCW_SRC
334*91f16700Schasinglulu  ****************************************************************************/
335*91f16700Schasinglulu enum boot_device get_boot_dev(void)
336*91f16700Schasinglulu {
337*91f16700Schasinglulu 	enum boot_device src = BOOT_DEVICE_NONE;
338*91f16700Schasinglulu 	uint32_t porsr1;
339*91f16700Schasinglulu 	uint32_t rcw_src;
340*91f16700Schasinglulu 
341*91f16700Schasinglulu 	porsr1 = read_reg_porsr1();
342*91f16700Schasinglulu 
343*91f16700Schasinglulu 	rcw_src = (porsr1 & PORSR1_RCW_MASK) >> PORSR1_RCW_SHIFT;
344*91f16700Schasinglulu 
345*91f16700Schasinglulu 	switch (rcw_src) {
346*91f16700Schasinglulu 	case FLEXSPI_NOR:
347*91f16700Schasinglulu 		src = BOOT_DEVICE_FLEXSPI_NOR;
348*91f16700Schasinglulu 		INFO("RCW BOOT SRC is FLEXSPI NOR\n");
349*91f16700Schasinglulu 		break;
350*91f16700Schasinglulu 	case FLEXSPI_NAND2K_VAL:
351*91f16700Schasinglulu 	case FLEXSPI_NAND4K_VAL:
352*91f16700Schasinglulu 		INFO("RCW BOOT SRC is FLEXSPI NAND\n");
353*91f16700Schasinglulu 		src = BOOT_DEVICE_FLEXSPI_NAND;
354*91f16700Schasinglulu 		break;
355*91f16700Schasinglulu 	case SDHC1_VAL:
356*91f16700Schasinglulu 		src = BOOT_DEVICE_EMMC;
357*91f16700Schasinglulu 		INFO("RCW BOOT SRC is SD\n");
358*91f16700Schasinglulu 		break;
359*91f16700Schasinglulu 	case SDHC2_VAL:
360*91f16700Schasinglulu 		src = BOOT_DEVICE_SDHC2_EMMC;
361*91f16700Schasinglulu 		INFO("RCW BOOT SRC is EMMC\n");
362*91f16700Schasinglulu 		break;
363*91f16700Schasinglulu 	default:
364*91f16700Schasinglulu 		break;
365*91f16700Schasinglulu 	}
366*91f16700Schasinglulu 
367*91f16700Schasinglulu 	return src;
368*91f16700Schasinglulu }
369*91f16700Schasinglulu 
370*91f16700Schasinglulu 
371*91f16700Schasinglulu void soc_mem_access(void)
372*91f16700Schasinglulu {
373*91f16700Schasinglulu 	const devdisr5_info_t *devdisr5_info = get_devdisr5_info();
374*91f16700Schasinglulu 	dram_regions_info_t *info_dram_regions = get_dram_regions_info();
375*91f16700Schasinglulu 	struct tzc400_reg tzc400_reg_list[MAX_NUM_TZC_REGION];
376*91f16700Schasinglulu 	int dram_idx, index = 0U;
377*91f16700Schasinglulu 
378*91f16700Schasinglulu 	for (dram_idx = 0U; dram_idx < info_dram_regions->num_dram_regions;
379*91f16700Schasinglulu 	     dram_idx++) {
380*91f16700Schasinglulu 		if (info_dram_regions->region[dram_idx].size == 0) {
381*91f16700Schasinglulu 			ERROR("DDR init failure, or");
382*91f16700Schasinglulu 			ERROR("DRAM regions not populated correctly.\n");
383*91f16700Schasinglulu 			break;
384*91f16700Schasinglulu 		}
385*91f16700Schasinglulu 
386*91f16700Schasinglulu 		index = populate_tzc400_reg_list(tzc400_reg_list,
387*91f16700Schasinglulu 				dram_idx, index,
388*91f16700Schasinglulu 				info_dram_regions->region[dram_idx].addr,
389*91f16700Schasinglulu 				info_dram_regions->region[dram_idx].size,
390*91f16700Schasinglulu 				NXP_SECURE_DRAM_SIZE, NXP_SP_SHRD_DRAM_SIZE);
391*91f16700Schasinglulu 	}
392*91f16700Schasinglulu 
393*91f16700Schasinglulu 	if (devdisr5_info->ddrc1_present != 0) {
394*91f16700Schasinglulu 		INFO("DDR Controller 1.\n");
395*91f16700Schasinglulu 		mem_access_setup(NXP_TZC_ADDR, index,
396*91f16700Schasinglulu 				tzc400_reg_list);
397*91f16700Schasinglulu 		mem_access_setup(NXP_TZC3_ADDR, index,
398*91f16700Schasinglulu 				tzc400_reg_list);
399*91f16700Schasinglulu 	}
400*91f16700Schasinglulu 	if (devdisr5_info->ddrc2_present != 0) {
401*91f16700Schasinglulu 		INFO("DDR Controller 2.\n");
402*91f16700Schasinglulu 		mem_access_setup(NXP_TZC2_ADDR, index,
403*91f16700Schasinglulu 				tzc400_reg_list);
404*91f16700Schasinglulu 		mem_access_setup(NXP_TZC4_ADDR, index,
405*91f16700Schasinglulu 				tzc400_reg_list);
406*91f16700Schasinglulu 	}
407*91f16700Schasinglulu }
408*91f16700Schasinglulu 
409*91f16700Schasinglulu #else
410*91f16700Schasinglulu const unsigned char _power_domain_tree_desc[] = {1, 8, 2, 2, 2, 2, 2, 2, 2, 2};
411*91f16700Schasinglulu 
412*91f16700Schasinglulu CASSERT(NUMBER_OF_CLUSTERS && NUMBER_OF_CLUSTERS <= 256,
413*91f16700Schasinglulu 		assert_invalid_lx2160a_cluster_count);
414*91f16700Schasinglulu 
415*91f16700Schasinglulu /******************************************************************************
416*91f16700Schasinglulu  * This function returns the SoC topology
417*91f16700Schasinglulu  ****************************************************************************/
418*91f16700Schasinglulu 
419*91f16700Schasinglulu const unsigned char *plat_get_power_domain_tree_desc(void)
420*91f16700Schasinglulu {
421*91f16700Schasinglulu 
422*91f16700Schasinglulu 	return _power_domain_tree_desc;
423*91f16700Schasinglulu }
424*91f16700Schasinglulu 
425*91f16700Schasinglulu /*******************************************************************************
426*91f16700Schasinglulu  * This function returns the core count within the cluster corresponding to
427*91f16700Schasinglulu  * `mpidr`.
428*91f16700Schasinglulu  ******************************************************************************/
429*91f16700Schasinglulu unsigned int plat_ls_get_cluster_core_count(u_register_t mpidr)
430*91f16700Schasinglulu {
431*91f16700Schasinglulu 	return CORES_PER_CLUSTER;
432*91f16700Schasinglulu }
433*91f16700Schasinglulu 
434*91f16700Schasinglulu 
435*91f16700Schasinglulu void soc_early_platform_setup2(void)
436*91f16700Schasinglulu {
437*91f16700Schasinglulu 	dcfg_init(&dcfg_init_data);
438*91f16700Schasinglulu 	/*
439*91f16700Schasinglulu 	 * Initialize system level generic timer for Socs
440*91f16700Schasinglulu 	 */
441*91f16700Schasinglulu 	delay_timer_init(NXP_TIMER_ADDR);
442*91f16700Schasinglulu 
443*91f16700Schasinglulu #if LOG_LEVEL > 0
444*91f16700Schasinglulu 	/* Initialize the console to provide early debug support */
445*91f16700Schasinglulu 	plat_console_init(NXP_CONSOLE_ADDR,
446*91f16700Schasinglulu 			  NXP_UART_CLK_DIVIDER, NXP_CONSOLE_BAUDRATE);
447*91f16700Schasinglulu #endif
448*91f16700Schasinglulu }
449*91f16700Schasinglulu 
450*91f16700Schasinglulu void soc_platform_setup(void)
451*91f16700Schasinglulu {
452*91f16700Schasinglulu 	/* Initialize the GIC driver, cpu and distributor interfaces */
453*91f16700Schasinglulu 	static uintptr_t target_mask_array[PLATFORM_CORE_COUNT];
454*91f16700Schasinglulu 	static interrupt_prop_t ls_interrupt_props[] = {
455*91f16700Schasinglulu 		PLAT_LS_G1S_IRQ_PROPS(INTR_GROUP1S),
456*91f16700Schasinglulu 		PLAT_LS_G0_IRQ_PROPS(INTR_GROUP0)
457*91f16700Schasinglulu 	};
458*91f16700Schasinglulu 
459*91f16700Schasinglulu 	plat_ls_gic_driver_init(NXP_GICD_ADDR, NXP_GICR_ADDR,
460*91f16700Schasinglulu 				PLATFORM_CORE_COUNT,
461*91f16700Schasinglulu 				ls_interrupt_props,
462*91f16700Schasinglulu 				ARRAY_SIZE(ls_interrupt_props),
463*91f16700Schasinglulu 				target_mask_array,
464*91f16700Schasinglulu 				plat_core_pos);
465*91f16700Schasinglulu 
466*91f16700Schasinglulu 	plat_ls_gic_init();
467*91f16700Schasinglulu 	enable_init_timer();
468*91f16700Schasinglulu #ifdef LS_SYS_TIMCTL_BASE
469*91f16700Schasinglulu 	ls_configure_sys_timer(LS_SYS_TIMCTL_BASE,
470*91f16700Schasinglulu 			       LS_CONFIG_CNTACR,
471*91f16700Schasinglulu 			       PLAT_LS_NSTIMER_FRAME_ID);
472*91f16700Schasinglulu #endif
473*91f16700Schasinglulu }
474*91f16700Schasinglulu 
475*91f16700Schasinglulu /*******************************************************************************
476*91f16700Schasinglulu  * This function initializes the soc from the BL31 module
477*91f16700Schasinglulu  ******************************************************************************/
478*91f16700Schasinglulu void soc_init(void)
479*91f16700Schasinglulu {
480*91f16700Schasinglulu 	uint8_t num_clusters, cores_per_cluster;
481*91f16700Schasinglulu 
482*91f16700Schasinglulu 	get_cluster_info(soc_list, ARRAY_SIZE(soc_list),
483*91f16700Schasinglulu 			&num_clusters, &cores_per_cluster);
484*91f16700Schasinglulu 
485*91f16700Schasinglulu 	/* low-level init of the soc */
486*91f16700Schasinglulu 	soc_init_start();
487*91f16700Schasinglulu 	_init_global_data();
488*91f16700Schasinglulu 	soc_init_percpu();
489*91f16700Schasinglulu 	_initialize_psci();
490*91f16700Schasinglulu 
491*91f16700Schasinglulu 	if (ccn_get_part0_id(NXP_CCN_ADDR) != CCN_508_PART0_ID) {
492*91f16700Schasinglulu 		ERROR("Unrecognized CCN variant detected.");
493*91f16700Schasinglulu 		ERROR("Only CCN-508 is supported\n");
494*91f16700Schasinglulu 		panic();
495*91f16700Schasinglulu 	}
496*91f16700Schasinglulu 
497*91f16700Schasinglulu 	if (num_clusters == 6U) {
498*91f16700Schasinglulu 		ccn_init(&plat_six_cluster_ccn_desc);
499*91f16700Schasinglulu 	} else {
500*91f16700Schasinglulu 		ccn_init(&plat_ccn_desc);
501*91f16700Schasinglulu 	}
502*91f16700Schasinglulu 
503*91f16700Schasinglulu 	plat_ls_interconnect_enter_coherency(num_clusters);
504*91f16700Schasinglulu 
505*91f16700Schasinglulu 	/* Set platform security policies */
506*91f16700Schasinglulu 	_set_platform_security();
507*91f16700Schasinglulu 
508*91f16700Schasinglulu 	 /* make sure any parallel init tasks are finished */
509*91f16700Schasinglulu 	soc_init_finish();
510*91f16700Schasinglulu 
511*91f16700Schasinglulu 	/* Initialize the crypto accelerator if enabled */
512*91f16700Schasinglulu 	if (is_sec_enabled() == false) {
513*91f16700Schasinglulu 		INFO("SEC is disabled.\n");
514*91f16700Schasinglulu 	} else {
515*91f16700Schasinglulu 		sec_init(NXP_CAAM_ADDR);
516*91f16700Schasinglulu 	}
517*91f16700Schasinglulu 
518*91f16700Schasinglulu }
519*91f16700Schasinglulu 
520*91f16700Schasinglulu #ifdef NXP_WDOG_RESTART
521*91f16700Schasinglulu static uint64_t wdog_interrupt_handler(uint32_t id, uint32_t flags,
522*91f16700Schasinglulu 					  void *handle, void *cookie)
523*91f16700Schasinglulu {
524*91f16700Schasinglulu 	uint8_t data = WDOG_RESET_FLAG;
525*91f16700Schasinglulu 
526*91f16700Schasinglulu 	wr_nv_app_data(WDT_RESET_FLAG_OFFSET,
527*91f16700Schasinglulu 		       (uint8_t *)&data, sizeof(data));
528*91f16700Schasinglulu 
529*91f16700Schasinglulu 	mmio_write_32(NXP_RST_ADDR + RSTCNTL_OFFSET, SW_RST_REQ_INIT);
530*91f16700Schasinglulu 
531*91f16700Schasinglulu 	return 0;
532*91f16700Schasinglulu }
533*91f16700Schasinglulu #endif
534*91f16700Schasinglulu 
535*91f16700Schasinglulu void soc_runtime_setup(void)
536*91f16700Schasinglulu {
537*91f16700Schasinglulu 
538*91f16700Schasinglulu #ifdef NXP_WDOG_RESTART
539*91f16700Schasinglulu 	request_intr_type_el3(BL31_NS_WDOG_WS1, wdog_interrupt_handler);
540*91f16700Schasinglulu #endif
541*91f16700Schasinglulu }
542*91f16700Schasinglulu #endif
543