xref: /arm-trusted-firmware/plat/nxp/soc-lx2160a/include/soc.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2018-2021 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  *
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef _SOC_H
9*91f16700Schasinglulu #define	_SOC_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu /* Chassis specific defines - common across SoC's of a particular platform */
12*91f16700Schasinglulu #include <dcfg_lsch3.h>
13*91f16700Schasinglulu #include <soc_default_base_addr.h>
14*91f16700Schasinglulu #include <soc_default_helper_macros.h>
15*91f16700Schasinglulu 
16*91f16700Schasinglulu 
17*91f16700Schasinglulu #define NUM_DRAM_REGIONS		3
18*91f16700Schasinglulu #define	NXP_DRAM0_ADDR			0x80000000
19*91f16700Schasinglulu #define NXP_DRAM0_MAX_SIZE		0x80000000	/*  2 GB  */
20*91f16700Schasinglulu 
21*91f16700Schasinglulu #define NXP_DRAM1_ADDR			0x2080000000
22*91f16700Schasinglulu #define NXP_DRAM1_MAX_SIZE		0x1F80000000	/* 126 G */
23*91f16700Schasinglulu 
24*91f16700Schasinglulu #define NXP_DRAM2_ADDR			0x6000000000
25*91f16700Schasinglulu #define NXP_DRAM2_MAX_SIZE		0x2000000000	/* 128G */
26*91f16700Schasinglulu 
27*91f16700Schasinglulu /*DRAM0 Size defined in platform_def.h */
28*91f16700Schasinglulu #define	NXP_DRAM0_SIZE			PLAT_DEF_DRAM0_SIZE
29*91f16700Schasinglulu 
30*91f16700Schasinglulu #define DDR_PLL_FIX
31*91f16700Schasinglulu #define NXP_DDR_PHY1_ADDR		0x01400000
32*91f16700Schasinglulu #define NXP_DDR_PHY2_ADDR		0x01600000
33*91f16700Schasinglulu 
34*91f16700Schasinglulu #if defined(IMAGE_BL31)
35*91f16700Schasinglulu #define LS_SYS_TIMCTL_BASE		0x2890000
36*91f16700Schasinglulu 
37*91f16700Schasinglulu #ifdef LS_SYS_TIMCTL_BASE
38*91f16700Schasinglulu #define PLAT_LS_NSTIMER_FRAME_ID	0
39*91f16700Schasinglulu #define LS_CONFIG_CNTACR		1
40*91f16700Schasinglulu #endif
41*91f16700Schasinglulu #endif
42*91f16700Schasinglulu 
43*91f16700Schasinglulu /* Start: Macros used by soc.c: get_boot_dev */
44*91f16700Schasinglulu #define PORSR1_RCW_MASK		0x07800000
45*91f16700Schasinglulu #define PORSR1_RCW_SHIFT	23
46*91f16700Schasinglulu 
47*91f16700Schasinglulu #define SDHC1_VAL		0x8
48*91f16700Schasinglulu #define SDHC2_VAL		0x9
49*91f16700Schasinglulu #define I2C1_VAL		0xa
50*91f16700Schasinglulu #define FLEXSPI_NAND2K_VAL	0xc
51*91f16700Schasinglulu #define FLEXSPI_NAND4K_VAL	0xd
52*91f16700Schasinglulu #define FLEXSPI_NOR		0xf
53*91f16700Schasinglulu /* End: Macros used by soc.c: get_boot_dev */
54*91f16700Schasinglulu 
55*91f16700Schasinglulu /* SVR Definition (not include major and minor rev) */
56*91f16700Schasinglulu #define SVR_LX2160A		0x873601
57*91f16700Schasinglulu #define SVR_LX2160E		0x873610
58*91f16700Schasinglulu #define SVR_LX2160C		0x873600
59*91f16700Schasinglulu #define SVR_LX2160N		0x873611
60*91f16700Schasinglulu #define SVR_LX2120A		0x873621
61*91f16700Schasinglulu #define SVR_LX2120E		0x873630
62*91f16700Schasinglulu #define SVR_LX2120C		0x873620
63*91f16700Schasinglulu #define SVR_LX2120N		0x873631
64*91f16700Schasinglulu #define SVR_LX2080A		0x873603
65*91f16700Schasinglulu #define SVR_LX2080E		0x873612
66*91f16700Schasinglulu #define SVR_LX2080C		0x873602
67*91f16700Schasinglulu #define SVR_LX2080N		0x873613
68*91f16700Schasinglulu 
69*91f16700Schasinglulu /* SVR Definition of SoC LX2162A. */
70*91f16700Schasinglulu #define SVR_LX2162A		0x873609
71*91f16700Schasinglulu #define SVR_LX2162E		0x873618
72*91f16700Schasinglulu #define SVR_LX2162C		0x873608
73*91f16700Schasinglulu #define SVR_LX2162N		0x873619
74*91f16700Schasinglulu #define SVR_LX2122A		0x873629
75*91f16700Schasinglulu #define SVR_LX2122E		0x873638
76*91f16700Schasinglulu #define SVR_LX2122C		0x873628
77*91f16700Schasinglulu #define SVR_LX2122N		0x873639
78*91f16700Schasinglulu #define SVR_LX2082A		0x87360b
79*91f16700Schasinglulu #define SVR_LX2082E		0x87361a
80*91f16700Schasinglulu #define SVR_LX2082C		0x87360a
81*91f16700Schasinglulu #define SVR_LX2082N		0x87361b
82*91f16700Schasinglulu 
83*91f16700Schasinglulu /* Number of cores in platform */
84*91f16700Schasinglulu /* Used by common code for array initialization */
85*91f16700Schasinglulu #define NUMBER_OF_CLUSTERS		8
86*91f16700Schasinglulu #define CORES_PER_CLUSTER		2
87*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		NUMBER_OF_CLUSTERS * CORES_PER_CLUSTER
88*91f16700Schasinglulu 
89*91f16700Schasinglulu /*
90*91f16700Schasinglulu  * Required LS standard platform porting definitions
91*91f16700Schasinglulu  * for CCN-508
92*91f16700Schasinglulu  */
93*91f16700Schasinglulu #define PLAT_CLUSTER_TO_CCN_ID_MAP 11, 15, 27, 31, 12, 28, 16, 0
94*91f16700Schasinglulu #define PLAT_6CLUSTER_TO_CCN_ID_MAP 11, 15, 27, 31, 12, 28
95*91f16700Schasinglulu 
96*91f16700Schasinglulu 
97*91f16700Schasinglulu /* Defines required for using XLAT tables from ARM common code */
98*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 40)
99*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 40)
100*91f16700Schasinglulu 
101*91f16700Schasinglulu /* Clock Divisors */
102*91f16700Schasinglulu #define NXP_PLATFORM_CLK_DIVIDER	2
103*91f16700Schasinglulu #define NXP_UART_CLK_DIVIDER		4
104*91f16700Schasinglulu 
105*91f16700Schasinglulu /* Start: Macros used by lx2160a.S */
106*91f16700Schasinglulu #define MPIDR_AFFINITY0_MASK			0x00FF
107*91f16700Schasinglulu #define MPIDR_AFFINITY1_MASK			0xFF00
108*91f16700Schasinglulu #define CPUECTLR_DISABLE_TWALK_PREFETCH		0x4000000000
109*91f16700Schasinglulu #define CPUECTLR_INS_PREFETCH_MASK		0x1800000000
110*91f16700Schasinglulu #define CPUECTLR_DAT_PREFETCH_MASK		0x0300000000
111*91f16700Schasinglulu #define CPUECTLR_RET_8CLK			0x2
112*91f16700Schasinglulu #define OSDLR_EL1_DLK_LOCK			0x1
113*91f16700Schasinglulu #define CNTP_CTL_EL0_EN				0x1
114*91f16700Schasinglulu #define CNTP_CTL_EL0_IMASK			0x2
115*91f16700Schasinglulu /* set to 0 if the clusters are not symmetrical */
116*91f16700Schasinglulu #define SYMMETRICAL_CLUSTERS			1
117*91f16700Schasinglulu /* End: Macros used by lx2160a.S */
118*91f16700Schasinglulu 
119*91f16700Schasinglulu /* Start: Macros used by lib/psci files */
120*91f16700Schasinglulu #define SYSTEM_PWR_DOMAINS 1
121*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS   (PLATFORM_CORE_COUNT + \
122*91f16700Schasinglulu 				NUMBER_OF_CLUSTERS  + \
123*91f16700Schasinglulu 				SYSTEM_PWR_DOMAINS)
124*91f16700Schasinglulu 
125*91f16700Schasinglulu /* Power state coordination occurs at the system level */
126*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL  MPIDR_AFFLVL2
127*91f16700Schasinglulu 
128*91f16700Schasinglulu /* define retention state */
129*91f16700Schasinglulu #define PLAT_MAX_RET_STATE  (PSCI_LOCAL_STATE_RUN + 1)
130*91f16700Schasinglulu 
131*91f16700Schasinglulu /* define power-down state */
132*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE  (PLAT_MAX_RET_STATE + 1)
133*91f16700Schasinglulu /* End: Macros used by lib/psci files */
134*91f16700Schasinglulu 
135*91f16700Schasinglulu /* Some data must be aligned on the biggest cache line size in the platform.
136*91f16700Schasinglulu  * This is known only to the platform as it might have a combination of
137*91f16700Schasinglulu  * integrated and external caches.
138*91f16700Schasinglulu  *
139*91f16700Schasinglulu  * CACHE_WRITEBACK_GRANULE is defined in soc.def
140*91f16700Schasinglulu  *
141*91f16700Schasinglulu  * One cache line needed for bakery locks on ARM platforms
142*91f16700Schasinglulu  */
143*91f16700Schasinglulu #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
144*91f16700Schasinglulu 
145*91f16700Schasinglulu #ifndef WDOG_RESET_FLAG
146*91f16700Schasinglulu #define WDOG_RESET_FLAG DEFAULT_SET_VALUE
147*91f16700Schasinglulu #endif
148*91f16700Schasinglulu 
149*91f16700Schasinglulu #ifndef WARM_BOOT_SUCCESS
150*91f16700Schasinglulu #define WARM_BOOT_SUCCESS DEFAULT_SET_VALUE
151*91f16700Schasinglulu #endif
152*91f16700Schasinglulu 
153*91f16700Schasinglulu #ifndef __ASSEMBLER__
154*91f16700Schasinglulu 
155*91f16700Schasinglulu void set_base_freq_CNTFID0(void);
156*91f16700Schasinglulu void soc_init_start(void);
157*91f16700Schasinglulu void soc_init_finish(void);
158*91f16700Schasinglulu void soc_init_percpu(void);
159*91f16700Schasinglulu void _soc_set_start_addr(unsigned long addr);
160*91f16700Schasinglulu void _set_platform_security(void);
161*91f16700Schasinglulu 
162*91f16700Schasinglulu #endif
163*91f16700Schasinglulu 
164*91f16700Schasinglulu #endif /* _SOC_H */
165