xref: /arm-trusted-firmware/plat/nxp/soc-ls1088a/include/soc.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2022 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef SOC_H
8*91f16700Schasinglulu #define	SOC_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu /* Chassis specific defines - common across SoC's of a particular platform */
11*91f16700Schasinglulu #include "dcfg_lsch3.h"
12*91f16700Schasinglulu #include "soc_default_base_addr.h"
13*91f16700Schasinglulu #include "soc_default_helper_macros.h"
14*91f16700Schasinglulu 
15*91f16700Schasinglulu /*
16*91f16700Schasinglulu  * SVR Definition of LS1088A
17*91f16700Schasinglulu  * A: without security
18*91f16700Schasinglulu  * AE: with security
19*91f16700Schasinglulu  * (not include major and minor rev)
20*91f16700Schasinglulu  */
21*91f16700Schasinglulu #define SVR_LS1044A			0x870323
22*91f16700Schasinglulu #define SVR_LS1044AE			0x870322
23*91f16700Schasinglulu #define SVR_LS1048A			0x870321
24*91f16700Schasinglulu #define SVR_LS1048AE			0x870320
25*91f16700Schasinglulu #define SVR_LS1084A			0x870303
26*91f16700Schasinglulu #define SVR_LS1084AE			0x870302
27*91f16700Schasinglulu #define SVR_LS1088A			0x870301
28*91f16700Schasinglulu #define SVR_LS1088AE			0x870300
29*91f16700Schasinglulu 
30*91f16700Schasinglulu #define SVR_WO_E			0xFFFFFE
31*91f16700Schasinglulu 
32*91f16700Schasinglulu /* Number of cores in platform */
33*91f16700Schasinglulu #define NUMBER_OF_CLUSTERS		2
34*91f16700Schasinglulu #define CORES_PER_CLUSTER		4
35*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		(NUMBER_OF_CLUSTERS * CORES_PER_CLUSTER)
36*91f16700Schasinglulu 
37*91f16700Schasinglulu /* set to 0 if the clusters are not symmetrical */
38*91f16700Schasinglulu #define SYMMETRICAL_CLUSTERS		1
39*91f16700Schasinglulu 
40*91f16700Schasinglulu 
41*91f16700Schasinglulu #define NUM_DRAM_REGIONS		2
42*91f16700Schasinglulu #define	NXP_DRAM0_ADDR			0x80000000
43*91f16700Schasinglulu #define NXP_DRAM0_MAX_SIZE		0x80000000	/*  2 GB  */
44*91f16700Schasinglulu 
45*91f16700Schasinglulu #define NXP_DRAM1_ADDR			0x8080000000
46*91f16700Schasinglulu #define NXP_DRAM1_MAX_SIZE		0x7F80000000	/* 510 G */
47*91f16700Schasinglulu 
48*91f16700Schasinglulu /* DRAM0 Size defined in platform_def.h */
49*91f16700Schasinglulu #define	NXP_DRAM0_SIZE			PLAT_DEF_DRAM0_SIZE
50*91f16700Schasinglulu 
51*91f16700Schasinglulu #define NXP_POWMGTDCR			0x700123C20
52*91f16700Schasinglulu 
53*91f16700Schasinglulu /* epu register offsets and values */
54*91f16700Schasinglulu #define EPU_EPGCR_OFFSET		0x0
55*91f16700Schasinglulu #define EPU_EPIMCR10_OFFSET		0x128
56*91f16700Schasinglulu #define EPU_EPCTR10_OFFSET		0xa28
57*91f16700Schasinglulu #define EPU_EPCCR10_OFFSET		0x828
58*91f16700Schasinglulu 
59*91f16700Schasinglulu #ifdef EPU_EPCCR10_VAL
60*91f16700Schasinglulu #undef EPU_EPCCR10_VAL
61*91f16700Schasinglulu #endif
62*91f16700Schasinglulu #define EPU_EPCCR10_VAL			0xf2800000
63*91f16700Schasinglulu 
64*91f16700Schasinglulu #define EPU_EPIMCR10_VAL		0xba000000
65*91f16700Schasinglulu #define EPU_EPCTR10_VAL			0x0
66*91f16700Schasinglulu #define EPU_EPGCR_VAL			(1 << 31)
67*91f16700Schasinglulu 
68*91f16700Schasinglulu /* pmu register offsets and values */
69*91f16700Schasinglulu #define PMU_PCPW20SR_OFFSET		0x830
70*91f16700Schasinglulu #define PMU_CLAINACTSETR_OFFSET		0x1100
71*91f16700Schasinglulu #define PMU_CLAINACTCLRR_OFFSET		0x1104
72*91f16700Schasinglulu #define PMU_CLSINACTSETR_OFFSET		0x1108
73*91f16700Schasinglulu #define PMU_CLSINACTCLRR_OFFSET		0x110C
74*91f16700Schasinglulu #define PMU_CLL2FLUSHSETR_OFFSET	0x1110
75*91f16700Schasinglulu #define PMU_CLSL2FLUSHCLRR_OFFSET	0x1114
76*91f16700Schasinglulu #define PMU_CLL2FLUSHSR_OFFSET		0x1118
77*91f16700Schasinglulu #define PMU_POWMGTCSR_OFFSET		0x4000
78*91f16700Schasinglulu #define PMU_IPPDEXPCR0_OFFSET		0x4040
79*91f16700Schasinglulu #define PMU_IPPDEXPCR1_OFFSET		0x4044
80*91f16700Schasinglulu #define PMU_IPPDEXPCR2_OFFSET		0x4048
81*91f16700Schasinglulu #define PMU_IPPDEXPCR3_OFFSET		0x404C
82*91f16700Schasinglulu #define PMU_IPPDEXPCR4_OFFSET		0x4050
83*91f16700Schasinglulu #define PMU_IPPDEXPCR5_OFFSET		0x4054
84*91f16700Schasinglulu #define PMU_IPSTPCR0_OFFSET		0x4120
85*91f16700Schasinglulu #define PMU_IPSTPCR1_OFFSET		0x4124
86*91f16700Schasinglulu #define PMU_IPSTPCR2_OFFSET		0x4128
87*91f16700Schasinglulu #define PMU_IPSTPCR3_OFFSET		0x412C
88*91f16700Schasinglulu #define PMU_IPSTPCR4_OFFSET		0x4130
89*91f16700Schasinglulu #define PMU_IPSTPCR5_OFFSET		0x4134
90*91f16700Schasinglulu #define PMU_IPSTPCR6_OFFSET		0x4138
91*91f16700Schasinglulu #define PMU_IPSTPACK0_OFFSET		0x4140
92*91f16700Schasinglulu #define PMU_IPSTPACK1_OFFSET		0x4144
93*91f16700Schasinglulu #define PMU_IPSTPACK2_OFFSET		0x4148
94*91f16700Schasinglulu #define PMU_IPSTPACK3_OFFSET		0x414C
95*91f16700Schasinglulu #define PMU_IPSTPACK4_OFFSET		0x4150
96*91f16700Schasinglulu #define PMU_IPSTPACK5_OFFSET		0x4154
97*91f16700Schasinglulu #define PMU_IPSTPACK6_OFFSET		0x4158
98*91f16700Schasinglulu #define PMU_POWMGTCSR_VAL		(1 << 20)
99*91f16700Schasinglulu 
100*91f16700Schasinglulu #define IPPDEXPCR0_MASK			0xFFFFFFFF
101*91f16700Schasinglulu #define IPPDEXPCR1_MASK			0xFFFFFFFF
102*91f16700Schasinglulu #define IPPDEXPCR2_MASK			0xFFFFFFFF
103*91f16700Schasinglulu #define IPPDEXPCR3_MASK			0xFFFFFFFF
104*91f16700Schasinglulu #define IPPDEXPCR4_MASK			0xFFFFFFFF
105*91f16700Schasinglulu #define IPPDEXPCR5_MASK			0xFFFFFFFF
106*91f16700Schasinglulu 
107*91f16700Schasinglulu /* DEVDISR5_FLX_TMR */
108*91f16700Schasinglulu #define IPPDEXPCR_FLX_TMR		0x00004000
109*91f16700Schasinglulu #define DEVDISR5_FLX_TMR		0x00004000
110*91f16700Schasinglulu 
111*91f16700Schasinglulu #define IPSTPCR0_VALUE			0x0041310C
112*91f16700Schasinglulu #define IPSTPCR1_VALUE			0x000003FF
113*91f16700Schasinglulu #define IPSTPCR2_VALUE			0x00013006
114*91f16700Schasinglulu 
115*91f16700Schasinglulu /* Don't stop UART */
116*91f16700Schasinglulu #define IPSTPCR3_VALUE			0x0000033A
117*91f16700Schasinglulu 
118*91f16700Schasinglulu #define IPSTPCR4_VALUE			0x00103300
119*91f16700Schasinglulu #define IPSTPCR5_VALUE			0x00000001
120*91f16700Schasinglulu #define IPSTPCR6_VALUE			0x00000000
121*91f16700Schasinglulu 
122*91f16700Schasinglulu 
123*91f16700Schasinglulu #define TZPC_BLOCK_SIZE			0x1000
124*91f16700Schasinglulu 
125*91f16700Schasinglulu /* PORSR1 */
126*91f16700Schasinglulu #define PORSR1_RCW_MASK			0xFF800000
127*91f16700Schasinglulu #define PORSR1_RCW_SHIFT		23
128*91f16700Schasinglulu 
129*91f16700Schasinglulu /* CFG_RCW_SRC[6:0] */
130*91f16700Schasinglulu #define RCW_SRC_TYPE_MASK		0x70
131*91f16700Schasinglulu 
132*91f16700Schasinglulu /* RCW SRC NOR */
133*91f16700Schasinglulu #define	NOR_16B_VAL			0x20
134*91f16700Schasinglulu 
135*91f16700Schasinglulu /*
136*91f16700Schasinglulu  * RCW SRC Serial Flash
137*91f16700Schasinglulu  * 1. SERAIL NOR (QSPI)
138*91f16700Schasinglulu  * 2. OTHERS (SD/MMC, SPI, I2C1)
139*91f16700Schasinglulu  */
140*91f16700Schasinglulu #define RCW_SRC_SERIAL_MASK		0x7F
141*91f16700Schasinglulu #define QSPI_VAL			0x62
142*91f16700Schasinglulu #define SDHC_VAL			0x40
143*91f16700Schasinglulu #define EMMC_VAL			0x41
144*91f16700Schasinglulu 
145*91f16700Schasinglulu /*
146*91f16700Schasinglulu  * Required LS standard platform porting definitions
147*91f16700Schasinglulu  * for CCN-504 - Read from RN-F node ID register
148*91f16700Schasinglulu  */
149*91f16700Schasinglulu #define PLAT_CLUSTER_TO_CCN_ID_MAP 1, 9, 11, 19
150*91f16700Schasinglulu 
151*91f16700Schasinglulu /* Defines required for using XLAT tables from ARM common code */
152*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 40)
153*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 40)
154*91f16700Schasinglulu 
155*91f16700Schasinglulu /*
156*91f16700Schasinglulu  * Clock Divisors
157*91f16700Schasinglulu  */
158*91f16700Schasinglulu #define NXP_PLATFORM_CLK_DIVIDER	1
159*91f16700Schasinglulu #define NXP_UART_CLK_DIVIDER		2
160*91f16700Schasinglulu 
161*91f16700Schasinglulu /* dcfg register offsets and values */
162*91f16700Schasinglulu #define DCFG_DEVDISR1_OFFSET		0x70
163*91f16700Schasinglulu #define DCFG_DEVDISR2_OFFSET		0x74
164*91f16700Schasinglulu #define DCFG_DEVDISR3_OFFSET		0x78
165*91f16700Schasinglulu #define DCFG_DEVDISR5_OFFSET		0x80
166*91f16700Schasinglulu #define DCFG_DEVDISR6_OFFSET		0x84
167*91f16700Schasinglulu 
168*91f16700Schasinglulu #define DCFG_DEVDISR1_SEC		(1 << 22)
169*91f16700Schasinglulu #define DCFG_DEVDISR3_QBMAIN		(1 << 12)
170*91f16700Schasinglulu #define DCFG_DEVDISR4_SPI_QSPI		(1 << 4 | 1 << 5)
171*91f16700Schasinglulu #define DCFG_DEVDISR5_MEM		(1 << 0)
172*91f16700Schasinglulu 
173*91f16700Schasinglulu #define DEVDISR1_VALUE			0x0041310c
174*91f16700Schasinglulu #define DEVDISR2_VALUE			0x000003ff
175*91f16700Schasinglulu #define DEVDISR3_VALUE			0x00013006
176*91f16700Schasinglulu #define DEVDISR4_VALUE			0x0000033e
177*91f16700Schasinglulu #define DEVDISR5_VALUE			0x00103300
178*91f16700Schasinglulu #define DEVDISR6_VALUE			0x00000001
179*91f16700Schasinglulu 
180*91f16700Schasinglulu /*
181*91f16700Schasinglulu  * pwr mgmt features supported in the soc-specific code:
182*91f16700Schasinglulu  * value == 0x0, the soc code does not support this feature
183*91f16700Schasinglulu  * value != 0x0, the soc code supports this feature
184*91f16700Schasinglulu  */
185*91f16700Schasinglulu #define SOC_CORE_RELEASE		0x1
186*91f16700Schasinglulu #define SOC_CORE_RESTART		0x1
187*91f16700Schasinglulu #define SOC_CORE_OFF			0x1
188*91f16700Schasinglulu #define SOC_CORE_STANDBY		0x1
189*91f16700Schasinglulu #define SOC_CORE_PWR_DWN		0x1
190*91f16700Schasinglulu #define SOC_CLUSTER_STANDBY		0x1
191*91f16700Schasinglulu #define SOC_CLUSTER_PWR_DWN		0x1
192*91f16700Schasinglulu #define SOC_SYSTEM_STANDBY		0x1
193*91f16700Schasinglulu #define SOC_SYSTEM_PWR_DWN		0x1
194*91f16700Schasinglulu #define SOC_SYSTEM_OFF			0x1
195*91f16700Schasinglulu #define SOC_SYSTEM_RESET		0x1
196*91f16700Schasinglulu 
197*91f16700Schasinglulu #define SYSTEM_PWR_DOMAINS		1
198*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS	(PLATFORM_CORE_COUNT + \
199*91f16700Schasinglulu 				NUMBER_OF_CLUSTERS  + \
200*91f16700Schasinglulu 				SYSTEM_PWR_DOMAINS)
201*91f16700Schasinglulu 
202*91f16700Schasinglulu /* Power state coordination occurs at the system level */
203*91f16700Schasinglulu #define PLAT_PD_COORD_LVL MPIDR_AFFLVL2
204*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL  PLAT_PD_COORD_LVL
205*91f16700Schasinglulu 
206*91f16700Schasinglulu /* Local power state for power domains in Run state */
207*91f16700Schasinglulu #define LS_LOCAL_STATE_RUN  PSCI_LOCAL_STATE_RUN
208*91f16700Schasinglulu 
209*91f16700Schasinglulu /* define retention state */
210*91f16700Schasinglulu #define PLAT_MAX_RET_STATE  (PSCI_LOCAL_STATE_RUN + 1)
211*91f16700Schasinglulu #define LS_LOCAL_STATE_RET  PLAT_MAX_RET_STATE
212*91f16700Schasinglulu 
213*91f16700Schasinglulu /* define power-down state */
214*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE  (PLAT_MAX_RET_STATE + 1)
215*91f16700Schasinglulu #define LS_LOCAL_STATE_OFF  PLAT_MAX_OFF_STATE
216*91f16700Schasinglulu 
217*91f16700Schasinglulu #ifndef __ASSEMBLER__
218*91f16700Schasinglulu /* CCI slave interfaces */
219*91f16700Schasinglulu static const int cci_map[] = {
220*91f16700Schasinglulu 	3,
221*91f16700Schasinglulu 	4,
222*91f16700Schasinglulu };
223*91f16700Schasinglulu void soc_init_lowlevel(void);
224*91f16700Schasinglulu void soc_init_percpu(void);
225*91f16700Schasinglulu void _soc_set_start_addr(unsigned long addr);
226*91f16700Schasinglulu void _set_platform_security(void);
227*91f16700Schasinglulu #endif
228*91f16700Schasinglulu 
229*91f16700Schasinglulu #endif /* SOC_H */
230