1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2018-2022 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <ddr.h> 13*91f16700Schasinglulu #include <lib/utils.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu #include <errata.h> 16*91f16700Schasinglulu #include <platform_def.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #ifdef CONFIG_STATIC_DDR 19*91f16700Schasinglulu const struct ddr_cfg_regs static_2100 = { 20*91f16700Schasinglulu .cs[0].config = U(0x80040322), 21*91f16700Schasinglulu .cs[0].bnds = U(0x1FF), 22*91f16700Schasinglulu .cs[1].config = U(0x80000322), 23*91f16700Schasinglulu .cs[1].bnds = U(0x1FF), 24*91f16700Schasinglulu .sdram_cfg[0] = U(0xE5004000), 25*91f16700Schasinglulu .sdram_cfg[1] = U(0x401151), 26*91f16700Schasinglulu .timing_cfg[0] = U(0xD1770018), 27*91f16700Schasinglulu .timing_cfg[1] = U(0xF2FC9245), 28*91f16700Schasinglulu .timing_cfg[2] = U(0x594197), 29*91f16700Schasinglulu .timing_cfg[3] = U(0x2101100), 30*91f16700Schasinglulu .timing_cfg[4] = U(0x220002), 31*91f16700Schasinglulu .timing_cfg[5] = U(0x5401400), 32*91f16700Schasinglulu .timing_cfg[7] = U(0x26600000), 33*91f16700Schasinglulu .timing_cfg[8] = U(0x5446A00), 34*91f16700Schasinglulu .dq_map[0] = U(0x32C57554), 35*91f16700Schasinglulu .dq_map[1] = U(0xD4BB0BD4), 36*91f16700Schasinglulu .dq_map[2] = U(0x2EC2F554), 37*91f16700Schasinglulu .dq_map[3] = U(0xD95D4001), 38*91f16700Schasinglulu .sdram_mode[0] = U(0x3010631), 39*91f16700Schasinglulu .sdram_mode[1] = U(0x100200), 40*91f16700Schasinglulu .sdram_mode[9] = U(0x8400000), 41*91f16700Schasinglulu .sdram_mode[8] = U(0x500), 42*91f16700Schasinglulu .sdram_mode[2] = U(0x10631), 43*91f16700Schasinglulu .sdram_mode[3] = U(0x100200), 44*91f16700Schasinglulu .sdram_mode[10] = U(0x400), 45*91f16700Schasinglulu .sdram_mode[11] = U(0x8400000), 46*91f16700Schasinglulu .sdram_mode[4] = U(0x10631), 47*91f16700Schasinglulu .sdram_mode[5] = U(0x100200), 48*91f16700Schasinglulu .sdram_mode[12] = U(0x400), 49*91f16700Schasinglulu .sdram_mode[13] = U(0x8400000), 50*91f16700Schasinglulu .sdram_mode[6] = U(0x10631), 51*91f16700Schasinglulu .sdram_mode[7] = U(0x100200), 52*91f16700Schasinglulu .sdram_mode[14] = U(0x400), 53*91f16700Schasinglulu .sdram_mode[15] = U(0x8400000), 54*91f16700Schasinglulu .interval = U(0x1FFE07FF), 55*91f16700Schasinglulu .zq_cntl = U(0x8A090705), 56*91f16700Schasinglulu .clk_cntl = U(0x2000000), 57*91f16700Schasinglulu .cdr[0] = U(0x80040000), 58*91f16700Schasinglulu .cdr[1] = U(0xC1), 59*91f16700Schasinglulu .wrlvl_cntl[0] = U(0x86750609), 60*91f16700Schasinglulu .wrlvl_cntl[1] = U(0xA0B0C0D), 61*91f16700Schasinglulu .wrlvl_cntl[2] = U(0xF10110E), 62*91f16700Schasinglulu }; 63*91f16700Schasinglulu 64*91f16700Schasinglulu const struct ddr_cfg_regs static_1800 = { 65*91f16700Schasinglulu .cs[0].config = U(0x80040322), 66*91f16700Schasinglulu .cs[0].bnds = U(0x1FF), 67*91f16700Schasinglulu .cs[1].config = U(0x80000322), 68*91f16700Schasinglulu .cs[1].bnds = U(0x1FF), 69*91f16700Schasinglulu .sdram_cfg[0] = U(0xE5004000), 70*91f16700Schasinglulu .sdram_cfg[1] = U(0x401151), 71*91f16700Schasinglulu .timing_cfg[0] = U(0x91660018), 72*91f16700Schasinglulu .timing_cfg[1] = U(0xDDD82045), 73*91f16700Schasinglulu .timing_cfg[2] = U(0x512153), 74*91f16700Schasinglulu .timing_cfg[3] = U(0x10E1100), 75*91f16700Schasinglulu .timing_cfg[4] = U(0x220002), 76*91f16700Schasinglulu .timing_cfg[5] = U(0x4401400), 77*91f16700Schasinglulu .timing_cfg[7] = U(0x14400000), 78*91f16700Schasinglulu .timing_cfg[8] = U(0x3335900), 79*91f16700Schasinglulu .dq_map[0] = U(0x32C57554), 80*91f16700Schasinglulu .dq_map[1] = U(0xD4BB0BD4), 81*91f16700Schasinglulu .dq_map[2] = U(0x2EC2F554), 82*91f16700Schasinglulu .dq_map[3] = U(0xD95D4001), 83*91f16700Schasinglulu .sdram_mode[0] = U(0x3010421), 84*91f16700Schasinglulu .sdram_mode[1] = U(0x80200), 85*91f16700Schasinglulu .sdram_mode[9] = U(0x4400000), 86*91f16700Schasinglulu .sdram_mode[8] = U(0x500), 87*91f16700Schasinglulu .sdram_mode[2] = U(0x10421), 88*91f16700Schasinglulu .sdram_mode[3] = U(0x80200), 89*91f16700Schasinglulu .sdram_mode[10] = U(0x400), 90*91f16700Schasinglulu .sdram_mode[11] = U(0x4400000), 91*91f16700Schasinglulu .sdram_mode[4] = U(0x10421), 92*91f16700Schasinglulu .sdram_mode[5] = U(0x80200), 93*91f16700Schasinglulu .sdram_mode[12] = U(0x400), 94*91f16700Schasinglulu .sdram_mode[13] = U(0x4400000), 95*91f16700Schasinglulu .sdram_mode[6] = U(0x10421), 96*91f16700Schasinglulu .sdram_mode[7] = U(0x80200), 97*91f16700Schasinglulu .sdram_mode[14] = U(0x400), 98*91f16700Schasinglulu .sdram_mode[15] = U(0x4400000), 99*91f16700Schasinglulu .interval = U(0x1B6C06DB), 100*91f16700Schasinglulu .zq_cntl = U(0x8A090705), 101*91f16700Schasinglulu .clk_cntl = U(0x2000000), 102*91f16700Schasinglulu .cdr[0] = U(0x80040000), 103*91f16700Schasinglulu .cdr[1] = U(0xC1), 104*91f16700Schasinglulu .wrlvl_cntl[0] = U(0x86750607), 105*91f16700Schasinglulu .wrlvl_cntl[1] = U(0x8090A0B), 106*91f16700Schasinglulu .wrlvl_cntl[2] = U(0xD0E0F0C), 107*91f16700Schasinglulu }; 108*91f16700Schasinglulu 109*91f16700Schasinglulu const struct ddr_cfg_regs static_1600 = { 110*91f16700Schasinglulu .cs[0].config = U(0x80040322), 111*91f16700Schasinglulu .cs[0].bnds = U(0x1FF), 112*91f16700Schasinglulu .cs[1].config = U(0x80000322), 113*91f16700Schasinglulu .cs[1].bnds = U(0x1FF), 114*91f16700Schasinglulu .sdram_cfg[0] = U(0xE5004000), 115*91f16700Schasinglulu .sdram_cfg[1] = U(0x401151), 116*91f16700Schasinglulu .sdram_cfg[2] = U(0x0), 117*91f16700Schasinglulu .timing_cfg[0] = U(0x91550018), 118*91f16700Schasinglulu .timing_cfg[1] = U(0xBAB48E44), 119*91f16700Schasinglulu .timing_cfg[2] = U(0x490111), 120*91f16700Schasinglulu .timing_cfg[3] = U(0x10C1000), 121*91f16700Schasinglulu .timing_cfg[4] = U(0x220002), 122*91f16700Schasinglulu .timing_cfg[5] = U(0x3401400), 123*91f16700Schasinglulu .timing_cfg[6] = U(0x0), 124*91f16700Schasinglulu .timing_cfg[7] = U(0x13300000), 125*91f16700Schasinglulu .timing_cfg[8] = U(0x1224800), 126*91f16700Schasinglulu .timing_cfg[9] = U(0x0), 127*91f16700Schasinglulu .dq_map[0] = U(0x32C57554), 128*91f16700Schasinglulu .dq_map[1] = U(0xD4BB0BD4), 129*91f16700Schasinglulu .dq_map[2] = U(0x2EC2F554), 130*91f16700Schasinglulu .dq_map[3] = U(0xD95D4001), 131*91f16700Schasinglulu .sdram_mode[0] = U(0x3010211), 132*91f16700Schasinglulu .sdram_mode[1] = U(0x0), 133*91f16700Schasinglulu .sdram_mode[9] = U(0x400000), 134*91f16700Schasinglulu .sdram_mode[8] = U(0x500), 135*91f16700Schasinglulu .sdram_mode[2] = U(0x10211), 136*91f16700Schasinglulu .sdram_mode[3] = U(0x0), 137*91f16700Schasinglulu .sdram_mode[10] = U(0x400), 138*91f16700Schasinglulu .sdram_mode[11] = U(0x400000), 139*91f16700Schasinglulu .sdram_mode[4] = U(0x10211), 140*91f16700Schasinglulu .sdram_mode[5] = U(0x0), 141*91f16700Schasinglulu .sdram_mode[12] = U(0x400), 142*91f16700Schasinglulu .sdram_mode[13] = U(0x400000), 143*91f16700Schasinglulu .sdram_mode[6] = U(0x10211), 144*91f16700Schasinglulu .sdram_mode[7] = U(0x0), 145*91f16700Schasinglulu .sdram_mode[14] = U(0x400), 146*91f16700Schasinglulu .sdram_mode[15] = U(0x400000), 147*91f16700Schasinglulu .interval = U(0x18600618), 148*91f16700Schasinglulu .zq_cntl = U(0x8A090705), 149*91f16700Schasinglulu .ddr_sr_cntr = U(0x0), 150*91f16700Schasinglulu .clk_cntl = U(0x2000000), 151*91f16700Schasinglulu .cdr[0] = U(0x80040000), 152*91f16700Schasinglulu .cdr[1] = U(0xC1), 153*91f16700Schasinglulu .wrlvl_cntl[0] = U(0x86750607), 154*91f16700Schasinglulu .wrlvl_cntl[1] = U(0x8090A0B), 155*91f16700Schasinglulu .wrlvl_cntl[2] = U(0xD0E0F0C), 156*91f16700Schasinglulu }; 157*91f16700Schasinglulu 158*91f16700Schasinglulu struct static_table { 159*91f16700Schasinglulu unsigned long rate; 160*91f16700Schasinglulu const struct ddr_cfg_regs *regs; 161*91f16700Schasinglulu }; 162*91f16700Schasinglulu 163*91f16700Schasinglulu const struct static_table table[] = { 164*91f16700Schasinglulu {1600, &static_1600}, 165*91f16700Schasinglulu {1800, &static_1800}, 166*91f16700Schasinglulu {2100, &static_2100}, 167*91f16700Schasinglulu }; 168*91f16700Schasinglulu 169*91f16700Schasinglulu long long board_static_ddr(struct ddr_info *priv) 170*91f16700Schasinglulu { 171*91f16700Schasinglulu const unsigned long clk = priv->clk / 1000000; 172*91f16700Schasinglulu long long size = 0; 173*91f16700Schasinglulu int i; 174*91f16700Schasinglulu 175*91f16700Schasinglulu for (i = 0; i < ARRAY_SIZE(table); i++) { 176*91f16700Schasinglulu if (table[i].rate >= clk) { 177*91f16700Schasinglulu break; 178*91f16700Schasinglulu } 179*91f16700Schasinglulu } 180*91f16700Schasinglulu if (i < ARRAY_SIZE(table)) { 181*91f16700Schasinglulu VERBOSE("Found static setting for rate %ld\n", table[i].rate); 182*91f16700Schasinglulu memcpy(&priv->ddr_reg, table[i].regs, 183*91f16700Schasinglulu sizeof(struct ddr_cfg_regs)); 184*91f16700Schasinglulu size = 0x200000000UL; 185*91f16700Schasinglulu } else { 186*91f16700Schasinglulu ERROR("Not static settings for rate %ld\n", clk); 187*91f16700Schasinglulu } 188*91f16700Schasinglulu 189*91f16700Schasinglulu return size; 190*91f16700Schasinglulu } 191*91f16700Schasinglulu #else /* ifndef CONFIG_STATIC_DDR */ 192*91f16700Schasinglulu static const struct rc_timing rce[] = { 193*91f16700Schasinglulu {U(1600), U(8), U(7)}, 194*91f16700Schasinglulu {U(1867), U(8), U(7)}, 195*91f16700Schasinglulu {U(2134), U(8), U(9)}, 196*91f16700Schasinglulu {} 197*91f16700Schasinglulu }; 198*91f16700Schasinglulu 199*91f16700Schasinglulu static const struct board_timing udimm[] = { 200*91f16700Schasinglulu {U(0x04), rce, U(0x01020304), U(0x06070805)}, 201*91f16700Schasinglulu {U(0x1f), rce, U(0x01020304), U(0x06070805)}, 202*91f16700Schasinglulu }; 203*91f16700Schasinglulu 204*91f16700Schasinglulu int ddr_board_options(struct ddr_info *priv) 205*91f16700Schasinglulu { 206*91f16700Schasinglulu int ret; 207*91f16700Schasinglulu struct memctl_opt *popts = &priv->opt; 208*91f16700Schasinglulu 209*91f16700Schasinglulu if (popts->rdimm) { 210*91f16700Schasinglulu debug("RDIMM parameters not set.\n"); 211*91f16700Schasinglulu return -EINVAL; 212*91f16700Schasinglulu } 213*91f16700Schasinglulu 214*91f16700Schasinglulu ret = cal_board_params(priv, udimm, ARRAY_SIZE(udimm)); 215*91f16700Schasinglulu if (ret != 0) { 216*91f16700Schasinglulu return ret; 217*91f16700Schasinglulu } 218*91f16700Schasinglulu 219*91f16700Schasinglulu popts->wrlvl_override = U(1); 220*91f16700Schasinglulu popts->wrlvl_sample = U(0x0); /* 32 clocks */ 221*91f16700Schasinglulu popts->cpo_sample = U(0x61); 222*91f16700Schasinglulu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | 223*91f16700Schasinglulu DDR_CDR1_ODT(DDR_CDR_ODT_80ohm); 224*91f16700Schasinglulu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) | 225*91f16700Schasinglulu DDR_CDR2_VREF_TRAIN_EN | 226*91f16700Schasinglulu DDR_CDR2_VREF_RANGE_2; 227*91f16700Schasinglulu popts->bstopre = U(0); 228*91f16700Schasinglulu 229*91f16700Schasinglulu return 0; 230*91f16700Schasinglulu } 231*91f16700Schasinglulu #endif /* ifdef CONFIG_STATIC_DDR */ 232*91f16700Schasinglulu 233*91f16700Schasinglulu long long init_ddr(void) 234*91f16700Schasinglulu { 235*91f16700Schasinglulu int spd_addr[] = {NXP_SPD_EEPROM0}; 236*91f16700Schasinglulu struct ddr_info info; 237*91f16700Schasinglulu struct sysinfo sys; 238*91f16700Schasinglulu long long dram_size; 239*91f16700Schasinglulu 240*91f16700Schasinglulu zeromem(&sys, sizeof(sys)); 241*91f16700Schasinglulu if (get_clocks(&sys)) { 242*91f16700Schasinglulu ERROR("System clocks are not set\n"); 243*91f16700Schasinglulu assert(0); 244*91f16700Schasinglulu } 245*91f16700Schasinglulu debug("platform clock %lu\n", sys.freq_platform); 246*91f16700Schasinglulu debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0); 247*91f16700Schasinglulu debug("DDR PLL2 %lu\n", sys.freq_ddr_pll1); 248*91f16700Schasinglulu 249*91f16700Schasinglulu zeromem(&info, sizeof(struct ddr_info)); 250*91f16700Schasinglulu info.num_ctlrs = U(1); 251*91f16700Schasinglulu info.dimm_on_ctlr = U(1); 252*91f16700Schasinglulu info.clk = get_ddr_freq(&sys, 0); 253*91f16700Schasinglulu info.spd_addr = spd_addr; 254*91f16700Schasinglulu info.ddr[0] = (void *)NXP_DDR_ADDR; 255*91f16700Schasinglulu 256*91f16700Schasinglulu dram_size = dram_init(&info); 257*91f16700Schasinglulu 258*91f16700Schasinglulu if (dram_size < 0) { 259*91f16700Schasinglulu ERROR("DDR init failed.\n"); 260*91f16700Schasinglulu } 261*91f16700Schasinglulu 262*91f16700Schasinglulu #ifdef ERRATA_SOC_A008850 263*91f16700Schasinglulu erratum_a008850_post(); 264*91f16700Schasinglulu #endif 265*91f16700Schasinglulu 266*91f16700Schasinglulu return dram_size; 267*91f16700Schasinglulu } 268