1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2018-2022 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <ddr.h> 13*91f16700Schasinglulu #include <lib/utils.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu #include <errata.h> 16*91f16700Schasinglulu #include <platform_def.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #ifdef CONFIG_STATIC_DDR 19*91f16700Schasinglulu const struct ddr_cfg_regs static_1600 = { 20*91f16700Schasinglulu .cs[0].config = U(0x80010412), 21*91f16700Schasinglulu .cs[0].bnds = U(0x7F), 22*91f16700Schasinglulu .sdram_cfg[0] = U(0xE50C0008), 23*91f16700Schasinglulu .sdram_cfg[1] = U(0x00401010), 24*91f16700Schasinglulu .sdram_cfg[2] = U(0x1), 25*91f16700Schasinglulu .timing_cfg[0] = U(0xFA550018), 26*91f16700Schasinglulu .timing_cfg[1] = U(0xBAB40C52), 27*91f16700Schasinglulu .timing_cfg[2] = U(0x0048C11C), 28*91f16700Schasinglulu .timing_cfg[3] = U(0x01111000), 29*91f16700Schasinglulu .timing_cfg[4] = U(0x00000002), 30*91f16700Schasinglulu .timing_cfg[5] = U(0x03401400), 31*91f16700Schasinglulu .timing_cfg[6] = U(0x0), 32*91f16700Schasinglulu .timing_cfg[7] = U(0x23300000), 33*91f16700Schasinglulu .timing_cfg[8] = U(0x02116600), 34*91f16700Schasinglulu .timing_cfg[9] = U(0x0), 35*91f16700Schasinglulu .dq_map[0] = U(0x0), 36*91f16700Schasinglulu .dq_map[1] = U(0x0), 37*91f16700Schasinglulu .dq_map[2] = U(0x0), 38*91f16700Schasinglulu .dq_map[3] = U(0x0), 39*91f16700Schasinglulu .sdram_mode[0] = U(0x01010210), 40*91f16700Schasinglulu .sdram_mode[1] = U(0x0), 41*91f16700Schasinglulu .sdram_mode[8] = U(0x00000500), 42*91f16700Schasinglulu .sdram_mode[9] = U(0x04000000), 43*91f16700Schasinglulu .interval = U(0x18600618), 44*91f16700Schasinglulu .zq_cntl = U(0x8A090705), 45*91f16700Schasinglulu .ddr_sr_cntr = U(0x0), 46*91f16700Schasinglulu .clk_cntl = U(0x2000000), 47*91f16700Schasinglulu .cdr[0] = U(0x80040000), 48*91f16700Schasinglulu .cdr[1] = U(0xC1), 49*91f16700Schasinglulu .wrlvl_cntl[0] = U(0x86550607), 50*91f16700Schasinglulu .wrlvl_cntl[1] = U(0x07070708), 51*91f16700Schasinglulu .wrlvl_cntl[2] = U(0x0808088), 52*91f16700Schasinglulu }; 53*91f16700Schasinglulu 54*91f16700Schasinglulu long long board_static_ddr(struct ddr_info *priv) 55*91f16700Schasinglulu { 56*91f16700Schasinglulu memcpy(&priv->ddr_reg, &static_1600, sizeof(static_1600)); 57*91f16700Schasinglulu 58*91f16700Schasinglulu return 0x80000000ULL; 59*91f16700Schasinglulu } 60*91f16700Schasinglulu #else /* ifndef CONFIG_STATIC_DDR */ 61*91f16700Schasinglulu static const struct rc_timing rcz[] = { 62*91f16700Schasinglulu {U(1600), U(8), U(7)}, 63*91f16700Schasinglulu {U(2100), U(8), U(7)}, 64*91f16700Schasinglulu {} 65*91f16700Schasinglulu }; 66*91f16700Schasinglulu 67*91f16700Schasinglulu static const struct board_timing ram[] = { 68*91f16700Schasinglulu {U(0x1f), rcz, U(0x01010101), U(0x01010101)}, 69*91f16700Schasinglulu }; 70*91f16700Schasinglulu 71*91f16700Schasinglulu int ddr_board_options(struct ddr_info *priv) 72*91f16700Schasinglulu { 73*91f16700Schasinglulu int ret; 74*91f16700Schasinglulu struct memctl_opt *popts = &priv->opt; 75*91f16700Schasinglulu 76*91f16700Schasinglulu ret = cal_board_params(priv, ram, ARRAY_SIZE(ram)); 77*91f16700Schasinglulu if (ret != 0) { 78*91f16700Schasinglulu return ret; 79*91f16700Schasinglulu } 80*91f16700Schasinglulu 81*91f16700Schasinglulu popts->bstopre = 0; 82*91f16700Schasinglulu popts->half_strength_drive_en = 1; 83*91f16700Schasinglulu popts->cpo_sample = U(0x46); 84*91f16700Schasinglulu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_50ohm); 85*91f16700Schasinglulu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_50ohm) | 86*91f16700Schasinglulu DDR_CDR2_VREF_TRAIN_EN; 87*91f16700Schasinglulu popts->output_driver_impedance = 1; 88*91f16700Schasinglulu 89*91f16700Schasinglulu return 0; 90*91f16700Schasinglulu } 91*91f16700Schasinglulu 92*91f16700Schasinglulu /* DDR model number: MT40A512M16JY-083E:B */ 93*91f16700Schasinglulu struct dimm_params ddr_raw_timing = { 94*91f16700Schasinglulu .n_ranks = U(1), 95*91f16700Schasinglulu .rank_density = ULL(4294967296), 96*91f16700Schasinglulu .capacity = ULL(4294967296), 97*91f16700Schasinglulu .primary_sdram_width = U(64), 98*91f16700Schasinglulu .ec_sdram_width = U(8), 99*91f16700Schasinglulu .rdimm = U(0), 100*91f16700Schasinglulu .mirrored_dimm = U(0), 101*91f16700Schasinglulu .n_row_addr = U(16), 102*91f16700Schasinglulu .n_col_addr = U(10), 103*91f16700Schasinglulu .bank_group_bits = U(1), 104*91f16700Schasinglulu .edc_config = U(2), 105*91f16700Schasinglulu .burst_lengths_bitmask = U(0x0c), 106*91f16700Schasinglulu .tckmin_x_ps = 750, 107*91f16700Schasinglulu .tckmax_ps = 1900, 108*91f16700Schasinglulu .caslat_x = U(0x0001FFE00), 109*91f16700Schasinglulu .taa_ps = 13500, 110*91f16700Schasinglulu .trcd_ps = 13500, 111*91f16700Schasinglulu .trp_ps = 13500, 112*91f16700Schasinglulu .tras_ps = 33000, 113*91f16700Schasinglulu .trc_ps = 46500, 114*91f16700Schasinglulu .twr_ps = 15000, 115*91f16700Schasinglulu .trfc1_ps = 350000, 116*91f16700Schasinglulu .trfc2_ps = 260000, 117*91f16700Schasinglulu .trfc4_ps = 160000, 118*91f16700Schasinglulu .tfaw_ps = 30000, 119*91f16700Schasinglulu .trrds_ps = 5300, 120*91f16700Schasinglulu .trrdl_ps = 6400, 121*91f16700Schasinglulu .tccdl_ps = 5355, 122*91f16700Schasinglulu .refresh_rate_ps = U(7800000), 123*91f16700Schasinglulu .dq_mapping[0] = U(0x0), 124*91f16700Schasinglulu .dq_mapping[1] = U(0x0), 125*91f16700Schasinglulu .dq_mapping[2] = U(0x0), 126*91f16700Schasinglulu .dq_mapping[3] = U(0x0), 127*91f16700Schasinglulu .dq_mapping[4] = U(0x0), 128*91f16700Schasinglulu .dq_mapping_ors = U(0), 129*91f16700Schasinglulu .rc = U(0x1f), 130*91f16700Schasinglulu }; 131*91f16700Schasinglulu 132*91f16700Schasinglulu int ddr_get_ddr_params(struct dimm_params *pdimm, struct ddr_conf *conf) 133*91f16700Schasinglulu { 134*91f16700Schasinglulu static const char dimm_model[] = "Fixed DDR on board"; 135*91f16700Schasinglulu 136*91f16700Schasinglulu conf->dimm_in_use[0] = 1; 137*91f16700Schasinglulu memcpy(pdimm, &ddr_raw_timing, sizeof(struct dimm_params)); 138*91f16700Schasinglulu memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1); 139*91f16700Schasinglulu 140*91f16700Schasinglulu return 1; 141*91f16700Schasinglulu } 142*91f16700Schasinglulu #endif /* ifdef CONFIG_STATIC_DDR */ 143*91f16700Schasinglulu 144*91f16700Schasinglulu long long init_ddr(void) 145*91f16700Schasinglulu { 146*91f16700Schasinglulu int spd_addr[] = {NXP_SPD_EEPROM0}; 147*91f16700Schasinglulu struct ddr_info info; 148*91f16700Schasinglulu struct sysinfo sys; 149*91f16700Schasinglulu long long dram_size; 150*91f16700Schasinglulu 151*91f16700Schasinglulu zeromem(&sys, sizeof(sys)); 152*91f16700Schasinglulu if (get_clocks(&sys)) { 153*91f16700Schasinglulu ERROR("System clocks are not set\n"); 154*91f16700Schasinglulu assert(0); 155*91f16700Schasinglulu } 156*91f16700Schasinglulu debug("platform clock %lu\n", sys.freq_platform); 157*91f16700Schasinglulu debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0); 158*91f16700Schasinglulu debug("DDR PLL2 %lu\n", sys.freq_ddr_pll1); 159*91f16700Schasinglulu 160*91f16700Schasinglulu zeromem(&info, sizeof(struct ddr_info)); 161*91f16700Schasinglulu info.num_ctlrs = 1; 162*91f16700Schasinglulu info.dimm_on_ctlr = 1; 163*91f16700Schasinglulu info.clk = get_ddr_freq(&sys, 0); 164*91f16700Schasinglulu info.spd_addr = spd_addr; 165*91f16700Schasinglulu info.ddr[0] = (void *)NXP_DDR_ADDR; 166*91f16700Schasinglulu 167*91f16700Schasinglulu dram_size = dram_init(&info); 168*91f16700Schasinglulu if (dram_size < 0) { 169*91f16700Schasinglulu ERROR("DDR init failed.\n"); 170*91f16700Schasinglulu } 171*91f16700Schasinglulu 172*91f16700Schasinglulu #ifdef ERRATA_SOC_A008850 173*91f16700Schasinglulu erratum_a008850_post(); 174*91f16700Schasinglulu #endif 175*91f16700Schasinglulu 176*91f16700Schasinglulu return dram_size; 177*91f16700Schasinglulu } 178