1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2018-2022 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #ifndef SOC_H 9*91f16700Schasinglulu #define SOC_H 10*91f16700Schasinglulu 11*91f16700Schasinglulu /* Chassis specific defines - common across SoC's of a particular platform */ 12*91f16700Schasinglulu #include <dcfg_lsch2.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include <soc_default_base_addr.h> 15*91f16700Schasinglulu #include <soc_default_helper_macros.h> 16*91f16700Schasinglulu 17*91f16700Schasinglulu /* DDR Regions Info */ 18*91f16700Schasinglulu #define NUM_DRAM_REGIONS U(3) 19*91f16700Schasinglulu #define NXP_DRAM0_ADDR ULL(0x80000000) 20*91f16700Schasinglulu #define NXP_DRAM0_MAX_SIZE ULL(0x80000000) /* 2 GB */ 21*91f16700Schasinglulu 22*91f16700Schasinglulu #define NXP_DRAM1_ADDR ULL(0x880000000) 23*91f16700Schasinglulu #define NXP_DRAM1_MAX_SIZE ULL(0x780000000) /* 30 GB */ 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define NXP_DRAM2_ADDR ULL(0x8800000000) 26*91f16700Schasinglulu #define NXP_DRAM2_MAX_SIZE ULL(0x7800000000) /* 480 GB */ 27*91f16700Schasinglulu 28*91f16700Schasinglulu /*DRAM0 Size defined in platform_def.h */ 29*91f16700Schasinglulu #define NXP_DRAM0_SIZE PLAT_DEF_DRAM0_SIZE 30*91f16700Schasinglulu 31*91f16700Schasinglulu /* 32*91f16700Schasinglulu * SVR Definition (not include major and minor rev) 33*91f16700Schasinglulu * A: without security 34*91f16700Schasinglulu * AE: with security 35*91f16700Schasinglulu */ 36*91f16700Schasinglulu #define SVR_LS1026A 0x870709 37*91f16700Schasinglulu #define SVR_LS1026AE 0x870708 38*91f16700Schasinglulu #define SVR_LS1046A 0x870701 39*91f16700Schasinglulu #define SVR_LS1046AE 0x870700 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* Number of cores in platform */ 42*91f16700Schasinglulu /* Used by common code for array initialization */ 43*91f16700Schasinglulu #define NUMBER_OF_CLUSTERS U(1) 44*91f16700Schasinglulu #define CORES_PER_CLUSTER U(4) 45*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (NUMBER_OF_CLUSTERS * CORES_PER_CLUSTER) 46*91f16700Schasinglulu 47*91f16700Schasinglulu /* 48*91f16700Schasinglulu * Required LS standard platform porting definitions 49*91f16700Schasinglulu * for CCI-400 50*91f16700Schasinglulu */ 51*91f16700Schasinglulu #define NXP_CCI_CLUSTER0_SL_IFACE_IX 4 52*91f16700Schasinglulu 53*91f16700Schasinglulu 54*91f16700Schasinglulu /* Defines required for using XLAT tables from ARM common code */ 55*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 40) 56*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 40) 57*91f16700Schasinglulu 58*91f16700Schasinglulu /* Clock Divisors */ 59*91f16700Schasinglulu #define NXP_PLATFORM_CLK_DIVIDER U(1) 60*91f16700Schasinglulu #define NXP_UART_CLK_DIVIDER U(2) 61*91f16700Schasinglulu 62*91f16700Schasinglulu /* set to 0 if the clusters are not symmetrical */ 63*91f16700Schasinglulu #define SYMMETRICAL_CLUSTERS U(1) 64*91f16700Schasinglulu 65*91f16700Schasinglulu /* 66*91f16700Schasinglulu * set this switch to 1 if you need to keep the debug block 67*91f16700Schasinglulu * clocked during system power-down 68*91f16700Schasinglulu */ 69*91f16700Schasinglulu #define DEBUG_ACTIVE 0 70*91f16700Schasinglulu 71*91f16700Schasinglulu /* 72*91f16700Schasinglulu * pwr mgmt features supported in the soc-specific code: 73*91f16700Schasinglulu * value == 0x0 the soc code does not support this feature 74*91f16700Schasinglulu * value != 0x0 the soc code supports this feature 75*91f16700Schasinglulu */ 76*91f16700Schasinglulu #define SOC_CORE_RELEASE 0x1 77*91f16700Schasinglulu #define SOC_CORE_RESTART 0x1 78*91f16700Schasinglulu #define SOC_CORE_OFF 0x1 79*91f16700Schasinglulu #define SOC_CORE_STANDBY 0x1 80*91f16700Schasinglulu #define SOC_CORE_PWR_DWN 0x1 81*91f16700Schasinglulu #define SOC_CLUSTER_STANDBY 0x1 82*91f16700Schasinglulu #define SOC_CLUSTER_PWR_DWN 0x1 83*91f16700Schasinglulu #define SOC_SYSTEM_STANDBY 0x1 84*91f16700Schasinglulu #define SOC_SYSTEM_PWR_DWN 0x1 85*91f16700Schasinglulu #define SOC_SYSTEM_OFF 0x1 86*91f16700Schasinglulu #define SOC_SYSTEM_RESET 0x1 87*91f16700Schasinglulu 88*91f16700Schasinglulu /* Start: Macros used by lib/psci files */ 89*91f16700Schasinglulu #define SYSTEM_PWR_DOMAINS 1 90*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ 91*91f16700Schasinglulu NUMBER_OF_CLUSTERS + \ 92*91f16700Schasinglulu SYSTEM_PWR_DOMAINS) 93*91f16700Schasinglulu 94*91f16700Schasinglulu /* Power state coordination occurs at the system level */ 95*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 96*91f16700Schasinglulu 97*91f16700Schasinglulu /* define retention state */ 98*91f16700Schasinglulu #define PLAT_MAX_RET_STATE (PSCI_LOCAL_STATE_RUN + 1) 99*91f16700Schasinglulu 100*91f16700Schasinglulu /* define power-down state */ 101*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE (PLAT_MAX_RET_STATE + 1) 102*91f16700Schasinglulu 103*91f16700Schasinglulu /* 104*91f16700Schasinglulu * Some data must be aligned on the biggest cache line size in the platform. 105*91f16700Schasinglulu * This is known only to the platform as it might have a combination of 106*91f16700Schasinglulu * integrated and external caches. 107*91f16700Schasinglulu * 108*91f16700Schasinglulu * CACHE_WRITEBACK_GRANULE is defined in soc.def 109*91f16700Schasinglulu */ 110*91f16700Schasinglulu 111*91f16700Schasinglulu /* One cache line needed for bakery locks on ARM platforms */ 112*91f16700Schasinglulu #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 113*91f16700Schasinglulu 114*91f16700Schasinglulu #ifndef __ASSEMBLER__ 115*91f16700Schasinglulu /* CCI slave interfaces */ 116*91f16700Schasinglulu static const int cci_map[] = { 117*91f16700Schasinglulu NXP_CCI_CLUSTER0_SL_IFACE_IX, 118*91f16700Schasinglulu }; 119*91f16700Schasinglulu 120*91f16700Schasinglulu void soc_init_lowlevel(void); 121*91f16700Schasinglulu void soc_init_percpu(void); 122*91f16700Schasinglulu void _soc_set_start_addr(unsigned long addr); 123*91f16700Schasinglulu #endif 124*91f16700Schasinglulu 125*91f16700Schasinglulu #endif /* SOC_H */ 126