1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2018-2021 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <arch.h> 10*91f16700Schasinglulu #include <caam.h> 11*91f16700Schasinglulu #include <cassert.h> 12*91f16700Schasinglulu #include <cci.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <dcfg.h> 15*91f16700Schasinglulu #ifdef I2C_INIT 16*91f16700Schasinglulu #include <i2c.h> 17*91f16700Schasinglulu #endif 18*91f16700Schasinglulu #include <lib/mmio.h> 19*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 20*91f16700Schasinglulu #include <ls_interconnect.h> 21*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION 22*91f16700Schasinglulu #include <nxp_gpio.h> 23*91f16700Schasinglulu #endif 24*91f16700Schasinglulu #include <nxp_smmu.h> 25*91f16700Schasinglulu #include <nxp_timer.h> 26*91f16700Schasinglulu #include <plat_console.h> 27*91f16700Schasinglulu #include <plat_gic.h> 28*91f16700Schasinglulu #include <plat_tzc380.h> 29*91f16700Schasinglulu #include <scfg.h> 30*91f16700Schasinglulu #if defined(NXP_SFP_ENABLED) 31*91f16700Schasinglulu #include <sfp.h> 32*91f16700Schasinglulu #endif 33*91f16700Schasinglulu 34*91f16700Schasinglulu #include <errata.h> 35*91f16700Schasinglulu #include <ns_access.h> 36*91f16700Schasinglulu #ifdef CONFIG_OCRAM_ECC_EN 37*91f16700Schasinglulu #include <ocram.h> 38*91f16700Schasinglulu #endif 39*91f16700Schasinglulu #include <plat_common.h> 40*91f16700Schasinglulu #include <platform_def.h> 41*91f16700Schasinglulu #include <soc.h> 42*91f16700Schasinglulu 43*91f16700Schasinglulu static dcfg_init_info_t dcfg_init_data = { 44*91f16700Schasinglulu .g_nxp_dcfg_addr = NXP_DCFG_ADDR, 45*91f16700Schasinglulu .nxp_sysclk_freq = NXP_SYSCLK_FREQ, 46*91f16700Schasinglulu .nxp_ddrclk_freq = NXP_DDRCLK_FREQ, 47*91f16700Schasinglulu .nxp_plat_clk_divider = NXP_PLATFORM_CLK_DIVIDER, 48*91f16700Schasinglulu }; 49*91f16700Schasinglulu 50*91f16700Schasinglulu 51*91f16700Schasinglulu /* Function to return the SoC SYS CLK */ 52*91f16700Schasinglulu unsigned int get_sys_clk(void) 53*91f16700Schasinglulu { 54*91f16700Schasinglulu return NXP_SYSCLK_FREQ; 55*91f16700Schasinglulu } 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* 58*91f16700Schasinglulu * Function returns the base counter frequency 59*91f16700Schasinglulu * after reading the first entry at CNTFID0 (0x20 offset). 60*91f16700Schasinglulu * 61*91f16700Schasinglulu * Function is used by: 62*91f16700Schasinglulu * 1. ARM common code for PSCI management. 63*91f16700Schasinglulu * 2. ARM Generic Timer init. 64*91f16700Schasinglulu * 65*91f16700Schasinglulu */ 66*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void) 67*91f16700Schasinglulu { 68*91f16700Schasinglulu unsigned int counter_base_frequency; 69*91f16700Schasinglulu 70*91f16700Schasinglulu counter_base_frequency = get_sys_clk()/4; 71*91f16700Schasinglulu 72*91f16700Schasinglulu return counter_base_frequency; 73*91f16700Schasinglulu } 74*91f16700Schasinglulu 75*91f16700Schasinglulu #ifdef IMAGE_BL2 76*91f16700Schasinglulu 77*91f16700Schasinglulu static struct soc_type soc_list[] = { 78*91f16700Schasinglulu SOC_ENTRY(LS1023A, LS1023A, 1, 2), 79*91f16700Schasinglulu SOC_ENTRY(LS1023AE, LS1023AE, 1, 2), 80*91f16700Schasinglulu SOC_ENTRY(LS1023A_P23, LS1023A_P23, 1, 2), 81*91f16700Schasinglulu SOC_ENTRY(LS1023AE_P23, LS1023AE_P23, 1, 2), 82*91f16700Schasinglulu SOC_ENTRY(LS1043A, LS1043A, 1, 4), 83*91f16700Schasinglulu SOC_ENTRY(LS1043AE, LS1043AE, 1, 4), 84*91f16700Schasinglulu SOC_ENTRY(LS1043A_P23, LS1043A_P23, 1, 4), 85*91f16700Schasinglulu SOC_ENTRY(LS1043AE_P23, LS1043AE_P23, 1, 4), 86*91f16700Schasinglulu }; 87*91f16700Schasinglulu 88*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION 89*91f16700Schasinglulu static gpio_init_info_t gpio_init_data = { 90*91f16700Schasinglulu .gpio1_base_addr = NXP_GPIO1_ADDR, 91*91f16700Schasinglulu .gpio2_base_addr = NXP_GPIO2_ADDR, 92*91f16700Schasinglulu .gpio3_base_addr = NXP_GPIO3_ADDR, 93*91f16700Schasinglulu .gpio4_base_addr = NXP_GPIO4_ADDR, 94*91f16700Schasinglulu }; 95*91f16700Schasinglulu #endif 96*91f16700Schasinglulu 97*91f16700Schasinglulu /* 98*91f16700Schasinglulu * Function to set the base counter frequency at 99*91f16700Schasinglulu * the first entry of the Frequency Mode Table, 100*91f16700Schasinglulu * at CNTFID0 (0x20 offset). 101*91f16700Schasinglulu * 102*91f16700Schasinglulu * Set the value of the pirmary core register cntfrq_el0. 103*91f16700Schasinglulu */ 104*91f16700Schasinglulu static void set_base_freq_CNTFID0(void) 105*91f16700Schasinglulu { 106*91f16700Schasinglulu /* 107*91f16700Schasinglulu * Below register specifies the base frequency of the system counter. 108*91f16700Schasinglulu * As per NXP Board Manuals: 109*91f16700Schasinglulu * The system counter always works with SYS_REF_CLK/4 frequency clock. 110*91f16700Schasinglulu * 111*91f16700Schasinglulu */ 112*91f16700Schasinglulu unsigned int counter_base_frequency = get_sys_clk()/4; 113*91f16700Schasinglulu 114*91f16700Schasinglulu /* 115*91f16700Schasinglulu * Setting the frequency in the Frequency modes table. 116*91f16700Schasinglulu * 117*91f16700Schasinglulu * Note: The value for ls1046ardb board at this offset 118*91f16700Schasinglulu * is not RW as stated. This offset have the 119*91f16700Schasinglulu * fixed value of 100000400 Hz. 120*91f16700Schasinglulu * 121*91f16700Schasinglulu * The below code line has no effect. 122*91f16700Schasinglulu * Keeping it for other platforms where it has effect. 123*91f16700Schasinglulu */ 124*91f16700Schasinglulu mmio_write_32(NXP_TIMER_ADDR + CNTFID_OFF, counter_base_frequency); 125*91f16700Schasinglulu 126*91f16700Schasinglulu write_cntfrq_el0(counter_base_frequency); 127*91f16700Schasinglulu } 128*91f16700Schasinglulu 129*91f16700Schasinglulu void soc_preload_setup(void) 130*91f16700Schasinglulu { 131*91f16700Schasinglulu 132*91f16700Schasinglulu } 133*91f16700Schasinglulu 134*91f16700Schasinglulu /******************************************************************************* 135*91f16700Schasinglulu * This function implements soc specific erratas 136*91f16700Schasinglulu * This is called before DDR is initialized or MMU is enabled 137*91f16700Schasinglulu ******************************************************************************/ 138*91f16700Schasinglulu void soc_early_init(void) 139*91f16700Schasinglulu { 140*91f16700Schasinglulu uint8_t num_clusters, cores_per_cluster; 141*91f16700Schasinglulu dram_regions_info_t *dram_regions_info = get_dram_regions_info(); 142*91f16700Schasinglulu 143*91f16700Schasinglulu #ifdef CONFIG_OCRAM_ECC_EN 144*91f16700Schasinglulu ocram_init(NXP_OCRAM_ADDR, NXP_OCRAM_SIZE); 145*91f16700Schasinglulu #endif 146*91f16700Schasinglulu dcfg_init(&dcfg_init_data); 147*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION 148*91f16700Schasinglulu gpio_init(&gpio_init_data); 149*91f16700Schasinglulu sec_init(NXP_CAAM_ADDR); 150*91f16700Schasinglulu #endif 151*91f16700Schasinglulu #if LOG_LEVEL > 0 152*91f16700Schasinglulu /* Initialize the console to provide early debug support */ 153*91f16700Schasinglulu 154*91f16700Schasinglulu plat_console_init(NXP_CONSOLE_ADDR, 155*91f16700Schasinglulu NXP_UART_CLK_DIVIDER, NXP_CONSOLE_BAUDRATE); 156*91f16700Schasinglulu #endif 157*91f16700Schasinglulu set_base_freq_CNTFID0(); 158*91f16700Schasinglulu 159*91f16700Schasinglulu /* Enable snooping on SEC read and write transactions */ 160*91f16700Schasinglulu scfg_setbits32((void *)(NXP_SCFG_ADDR + SCFG_SNPCNFGCR_OFFSET), 161*91f16700Schasinglulu SCFG_SNPCNFGCR_SECRDSNP | SCFG_SNPCNFGCR_SECWRSNP); 162*91f16700Schasinglulu 163*91f16700Schasinglulu /* 164*91f16700Schasinglulu * Initialize Interconnect for this cluster during cold boot. 165*91f16700Schasinglulu * No need for locks as no other CPU is active. 166*91f16700Schasinglulu */ 167*91f16700Schasinglulu cci_init(NXP_CCI_ADDR, cci_map, ARRAY_SIZE(cci_map)); 168*91f16700Schasinglulu 169*91f16700Schasinglulu /* 170*91f16700Schasinglulu * Enable Interconnect coherency for the primary CPU's cluster. 171*91f16700Schasinglulu */ 172*91f16700Schasinglulu get_cluster_info(soc_list, ARRAY_SIZE(soc_list), &num_clusters, &cores_per_cluster); 173*91f16700Schasinglulu plat_ls_interconnect_enter_coherency(num_clusters); 174*91f16700Schasinglulu 175*91f16700Schasinglulu /* 176*91f16700Schasinglulu * Unlock write access for SMMU SMMU_CBn_ACTLR in all Non-secure contexts. 177*91f16700Schasinglulu */ 178*91f16700Schasinglulu smmu_cache_unlock(NXP_SMMU_ADDR); 179*91f16700Schasinglulu INFO("SMMU Cache Unlocking is Configured.\n"); 180*91f16700Schasinglulu 181*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT 182*91f16700Schasinglulu uint32_t mode; 183*91f16700Schasinglulu 184*91f16700Schasinglulu sfp_init(NXP_SFP_ADDR); 185*91f16700Schasinglulu /* 186*91f16700Schasinglulu * For secure boot disable SMMU. 187*91f16700Schasinglulu * Later when platform security policy comes in picture, 188*91f16700Schasinglulu * this might get modified based on the policy 189*91f16700Schasinglulu */ 190*91f16700Schasinglulu if (check_boot_mode_secure(&mode) == true) { 191*91f16700Schasinglulu bypass_smmu(NXP_SMMU_ADDR); 192*91f16700Schasinglulu } 193*91f16700Schasinglulu 194*91f16700Schasinglulu /* 195*91f16700Schasinglulu * For Mbedtls currently crypto is not supported via CAAM 196*91f16700Schasinglulu * enable it when that support is there. In tbbr.mk 197*91f16700Schasinglulu * the CAAM_INTEG is set as 0. 198*91f16700Schasinglulu */ 199*91f16700Schasinglulu 200*91f16700Schasinglulu #ifndef MBEDTLS_X509 201*91f16700Schasinglulu /* Initialize the crypto accelerator if enabled */ 202*91f16700Schasinglulu if (is_sec_enabled() == false) { 203*91f16700Schasinglulu INFO("SEC is disabled.\n"); 204*91f16700Schasinglulu } else { 205*91f16700Schasinglulu sec_init(NXP_CAAM_ADDR); 206*91f16700Schasinglulu } 207*91f16700Schasinglulu #endif 208*91f16700Schasinglulu #elif defined(POLICY_FUSE_PROVISION) 209*91f16700Schasinglulu gpio_init(&gpio_init_data); 210*91f16700Schasinglulu sfp_init(NXP_SFP_ADDR); 211*91f16700Schasinglulu sec_init(NXP_CAAM_ADDR); 212*91f16700Schasinglulu #endif 213*91f16700Schasinglulu 214*91f16700Schasinglulu soc_errata(); 215*91f16700Schasinglulu 216*91f16700Schasinglulu /* 217*91f16700Schasinglulu * Initialize system level generic timer for Layerscape Socs. 218*91f16700Schasinglulu */ 219*91f16700Schasinglulu delay_timer_init(NXP_TIMER_ADDR); 220*91f16700Schasinglulu 221*91f16700Schasinglulu #ifdef DDR_INIT 222*91f16700Schasinglulu i2c_init(NXP_I2C_ADDR); 223*91f16700Schasinglulu dram_regions_info->total_dram_size = init_ddr(); 224*91f16700Schasinglulu #endif 225*91f16700Schasinglulu } 226*91f16700Schasinglulu 227*91f16700Schasinglulu void soc_bl2_prepare_exit(void) 228*91f16700Schasinglulu { 229*91f16700Schasinglulu #if defined(NXP_SFP_ENABLED) && defined(DISABLE_FUSE_WRITE) 230*91f16700Schasinglulu set_sfp_wr_disable(); 231*91f16700Schasinglulu #endif 232*91f16700Schasinglulu } 233*91f16700Schasinglulu 234*91f16700Schasinglulu /***************************************************************************** 235*91f16700Schasinglulu * This function returns the boot device based on RCW_SRC 236*91f16700Schasinglulu ****************************************************************************/ 237*91f16700Schasinglulu enum boot_device get_boot_dev(void) 238*91f16700Schasinglulu { 239*91f16700Schasinglulu enum boot_device src = BOOT_DEVICE_NONE; 240*91f16700Schasinglulu uint32_t porsr1; 241*91f16700Schasinglulu uint32_t rcw_src, val; 242*91f16700Schasinglulu 243*91f16700Schasinglulu porsr1 = read_reg_porsr1(); 244*91f16700Schasinglulu 245*91f16700Schasinglulu rcw_src = (porsr1 & PORSR1_RCW_MASK) >> PORSR1_RCW_SHIFT; 246*91f16700Schasinglulu 247*91f16700Schasinglulu val = rcw_src & RCW_SRC_NAND_MASK; 248*91f16700Schasinglulu 249*91f16700Schasinglulu if (val == RCW_SRC_NAND_VAL) { 250*91f16700Schasinglulu val = rcw_src & NAND_RESERVED_MASK; 251*91f16700Schasinglulu if ((val != NAND_RESERVED_1) && (val != NAND_RESERVED_2)) { 252*91f16700Schasinglulu src = BOOT_DEVICE_IFC_NAND; 253*91f16700Schasinglulu INFO("RCW BOOT SRC is IFC NAND\n"); 254*91f16700Schasinglulu } 255*91f16700Schasinglulu } else { 256*91f16700Schasinglulu /* RCW SRC NOR */ 257*91f16700Schasinglulu val = rcw_src & RCW_SRC_NOR_MASK; 258*91f16700Schasinglulu if (val == NOR_8B_VAL || val == NOR_16B_VAL) { 259*91f16700Schasinglulu src = BOOT_DEVICE_IFC_NOR; 260*91f16700Schasinglulu INFO("RCW BOOT SRC is IFC NOR\n"); 261*91f16700Schasinglulu } else { 262*91f16700Schasinglulu switch (rcw_src) { 263*91f16700Schasinglulu case QSPI_VAL1: 264*91f16700Schasinglulu case QSPI_VAL2: 265*91f16700Schasinglulu src = BOOT_DEVICE_QSPI; 266*91f16700Schasinglulu INFO("RCW BOOT SRC is QSPI\n"); 267*91f16700Schasinglulu break; 268*91f16700Schasinglulu case SD_VAL: 269*91f16700Schasinglulu src = BOOT_DEVICE_EMMC; 270*91f16700Schasinglulu INFO("RCW BOOT SRC is SD/EMMC\n"); 271*91f16700Schasinglulu break; 272*91f16700Schasinglulu default: 273*91f16700Schasinglulu src = BOOT_DEVICE_NONE; 274*91f16700Schasinglulu } 275*91f16700Schasinglulu } 276*91f16700Schasinglulu } 277*91f16700Schasinglulu 278*91f16700Schasinglulu return src; 279*91f16700Schasinglulu } 280*91f16700Schasinglulu 281*91f16700Schasinglulu /* This function sets up access permissions on memory regions */ 282*91f16700Schasinglulu void soc_mem_access(void) 283*91f16700Schasinglulu { 284*91f16700Schasinglulu struct tzc380_reg tzc380_reg_list[MAX_NUM_TZC_REGION]; 285*91f16700Schasinglulu int dram_idx, index = 0U; 286*91f16700Schasinglulu dram_regions_info_t *info_dram_regions = get_dram_regions_info(); 287*91f16700Schasinglulu 288*91f16700Schasinglulu for (dram_idx = 0U; dram_idx < info_dram_regions->num_dram_regions; 289*91f16700Schasinglulu dram_idx++) { 290*91f16700Schasinglulu if (info_dram_regions->region[dram_idx].size == 0) { 291*91f16700Schasinglulu ERROR("DDR init failure, or"); 292*91f16700Schasinglulu ERROR("DRAM regions not populated correctly.\n"); 293*91f16700Schasinglulu break; 294*91f16700Schasinglulu } 295*91f16700Schasinglulu 296*91f16700Schasinglulu index = populate_tzc380_reg_list(tzc380_reg_list, 297*91f16700Schasinglulu dram_idx, index, 298*91f16700Schasinglulu info_dram_regions->region[dram_idx].addr, 299*91f16700Schasinglulu info_dram_regions->region[dram_idx].size, 300*91f16700Schasinglulu NXP_SECURE_DRAM_SIZE, NXP_SP_SHRD_DRAM_SIZE); 301*91f16700Schasinglulu } 302*91f16700Schasinglulu 303*91f16700Schasinglulu mem_access_setup(NXP_TZC_ADDR, index, tzc380_reg_list); 304*91f16700Schasinglulu 305*91f16700Schasinglulu /* Configure CSU secure access register to disable TZASC bypass mux */ 306*91f16700Schasinglulu mmio_write_32((uintptr_t)(NXP_CSU_ADDR + 307*91f16700Schasinglulu CSU_SEC_ACCESS_REG_OFFSET), 308*91f16700Schasinglulu bswap32(TZASC_BYPASS_MUX_DISABLE)); 309*91f16700Schasinglulu } 310*91f16700Schasinglulu 311*91f16700Schasinglulu 312*91f16700Schasinglulu #else 313*91f16700Schasinglulu const unsigned char _power_domain_tree_desc[] = {1, 1, 4}; 314*91f16700Schasinglulu 315*91f16700Schasinglulu CASSERT(NUMBER_OF_CLUSTERS && NUMBER_OF_CLUSTERS <= 256, 316*91f16700Schasinglulu assert_invalid_ls1043_cluster_count); 317*91f16700Schasinglulu 318*91f16700Schasinglulu /* This function returns the SoC topology */ 319*91f16700Schasinglulu const unsigned char *plat_get_power_domain_tree_desc(void) 320*91f16700Schasinglulu { 321*91f16700Schasinglulu 322*91f16700Schasinglulu return _power_domain_tree_desc; 323*91f16700Schasinglulu } 324*91f16700Schasinglulu 325*91f16700Schasinglulu /* 326*91f16700Schasinglulu * This function returns the core count within the cluster corresponding to 327*91f16700Schasinglulu * `mpidr`. 328*91f16700Schasinglulu */ 329*91f16700Schasinglulu unsigned int plat_ls_get_cluster_core_count(u_register_t mpidr) 330*91f16700Schasinglulu { 331*91f16700Schasinglulu return CORES_PER_CLUSTER; 332*91f16700Schasinglulu } 333*91f16700Schasinglulu 334*91f16700Schasinglulu void soc_early_platform_setup2(void) 335*91f16700Schasinglulu { 336*91f16700Schasinglulu dcfg_init(&dcfg_init_data); 337*91f16700Schasinglulu /* Initialize system level generic timer for Socs */ 338*91f16700Schasinglulu delay_timer_init(NXP_TIMER_ADDR); 339*91f16700Schasinglulu 340*91f16700Schasinglulu #if LOG_LEVEL > 0 341*91f16700Schasinglulu /* Initialize the console to provide early debug support */ 342*91f16700Schasinglulu plat_console_init(NXP_CONSOLE_ADDR, 343*91f16700Schasinglulu NXP_UART_CLK_DIVIDER, NXP_CONSOLE_BAUDRATE); 344*91f16700Schasinglulu #endif 345*91f16700Schasinglulu } 346*91f16700Schasinglulu 347*91f16700Schasinglulu /* 348*91f16700Schasinglulu * For LS1043a rev1.0, GIC base address align with 4k. 349*91f16700Schasinglulu * For LS1043a rev1.1, if DCFG_GIC400_ALIGN[GIC_ADDR_BIT] 350*91f16700Schasinglulu * is set, GIC base address align with 4K, or else align 351*91f16700Schasinglulu * with 64k. 352*91f16700Schasinglulu */ 353*91f16700Schasinglulu void get_gic_offset(uint32_t *gicc_base, uint32_t *gicd_base) 354*91f16700Schasinglulu { 355*91f16700Schasinglulu uint32_t *ccsr_svr = (uint32_t *)(NXP_DCFG_ADDR + DCFG_SVR_OFFSET); 356*91f16700Schasinglulu uint32_t *gic_align = (uint32_t *)(NXP_SCFG_ADDR + 357*91f16700Schasinglulu SCFG_GIC400_ADDR_ALIGN_OFFSET); 358*91f16700Schasinglulu uint32_t val; 359*91f16700Schasinglulu 360*91f16700Schasinglulu val = be32toh(mmio_read_32((uintptr_t)ccsr_svr)); 361*91f16700Schasinglulu 362*91f16700Schasinglulu if ((val & 0xff) == REV1_1) { 363*91f16700Schasinglulu val = be32toh(mmio_read_32((uintptr_t)gic_align)); 364*91f16700Schasinglulu if (val & (1L << GIC_ADDR_BIT)) { 365*91f16700Schasinglulu *gicc_base = NXP_GICC_4K_ADDR; 366*91f16700Schasinglulu *gicd_base = NXP_GICD_4K_ADDR; 367*91f16700Schasinglulu } else { 368*91f16700Schasinglulu *gicc_base = NXP_GICC_64K_ADDR; 369*91f16700Schasinglulu *gicd_base = NXP_GICD_64K_ADDR; 370*91f16700Schasinglulu } 371*91f16700Schasinglulu } else { 372*91f16700Schasinglulu *gicc_base = NXP_GICC_4K_ADDR; 373*91f16700Schasinglulu *gicd_base = NXP_GICD_4K_ADDR; 374*91f16700Schasinglulu } 375*91f16700Schasinglulu } 376*91f16700Schasinglulu 377*91f16700Schasinglulu void soc_platform_setup(void) 378*91f16700Schasinglulu { 379*91f16700Schasinglulu /* Initialize the GIC driver, cpu and distributor interfaces */ 380*91f16700Schasinglulu static uint32_t target_mask_array[PLATFORM_CORE_COUNT]; 381*91f16700Schasinglulu /* 382*91f16700Schasinglulu * On a GICv2 system, the Group 1 secure interrupts are treated 383*91f16700Schasinglulu * as Group 0 interrupts. 384*91f16700Schasinglulu */ 385*91f16700Schasinglulu static interrupt_prop_t ls_interrupt_props[] = { 386*91f16700Schasinglulu PLAT_LS_G1S_IRQ_PROPS(GICV2_INTR_GROUP0), 387*91f16700Schasinglulu PLAT_LS_G0_IRQ_PROPS(GICV2_INTR_GROUP0) 388*91f16700Schasinglulu }; 389*91f16700Schasinglulu static uint32_t gicc_base, gicd_base; 390*91f16700Schasinglulu 391*91f16700Schasinglulu get_gic_offset(&gicc_base, &gicd_base); 392*91f16700Schasinglulu plat_ls_gic_driver_init(gicd_base, gicc_base, 393*91f16700Schasinglulu PLATFORM_CORE_COUNT, 394*91f16700Schasinglulu ls_interrupt_props, 395*91f16700Schasinglulu ARRAY_SIZE(ls_interrupt_props), 396*91f16700Schasinglulu target_mask_array); 397*91f16700Schasinglulu 398*91f16700Schasinglulu plat_ls_gic_init(); 399*91f16700Schasinglulu enable_init_timer(); 400*91f16700Schasinglulu } 401*91f16700Schasinglulu 402*91f16700Schasinglulu /* This function initializes the soc from the BL31 module */ 403*91f16700Schasinglulu void soc_init(void) 404*91f16700Schasinglulu { 405*91f16700Schasinglulu /* low-level init of the soc */ 406*91f16700Schasinglulu soc_init_lowlevel(); 407*91f16700Schasinglulu _init_global_data(); 408*91f16700Schasinglulu soc_init_percpu(); 409*91f16700Schasinglulu _initialize_psci(); 410*91f16700Schasinglulu 411*91f16700Schasinglulu /* 412*91f16700Schasinglulu * Initialize the interconnect during cold boot. 413*91f16700Schasinglulu * No need for locks as no other CPU is active. 414*91f16700Schasinglulu */ 415*91f16700Schasinglulu cci_init(NXP_CCI_ADDR, cci_map, ARRAY_SIZE(cci_map)); 416*91f16700Schasinglulu 417*91f16700Schasinglulu /* 418*91f16700Schasinglulu * Enable coherency in interconnect for the primary CPU's cluster. 419*91f16700Schasinglulu * Earlier bootloader stages might already do this but we can't 420*91f16700Schasinglulu * assume so. No harm in executing this code twice. 421*91f16700Schasinglulu */ 422*91f16700Schasinglulu cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); 423*91f16700Schasinglulu 424*91f16700Schasinglulu /* Init CSU to enable non-secure access to peripherals */ 425*91f16700Schasinglulu enable_layerscape_ns_access(ns_dev, ARRAY_SIZE(ns_dev), NXP_CSU_ADDR); 426*91f16700Schasinglulu 427*91f16700Schasinglulu /* Initialize the crypto accelerator if enabled */ 428*91f16700Schasinglulu if (is_sec_enabled() == false) { 429*91f16700Schasinglulu INFO("SEC is disabled.\n"); 430*91f16700Schasinglulu } else { 431*91f16700Schasinglulu sec_init(NXP_CAAM_ADDR); 432*91f16700Schasinglulu } 433*91f16700Schasinglulu } 434*91f16700Schasinglulu 435*91f16700Schasinglulu void soc_runtime_setup(void) 436*91f16700Schasinglulu { 437*91f16700Schasinglulu 438*91f16700Schasinglulu } 439*91f16700Schasinglulu #endif 440