xref: /arm-trusted-firmware/plat/nxp/soc-ls1043a/ls1043ardb/ddr_init.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2018-2021 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <string.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <common/debug.h>
10*91f16700Schasinglulu #include <ddr.h>
11*91f16700Schasinglulu #include <lib/utils.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include <errata.h>
14*91f16700Schasinglulu #include <platform_def.h>
15*91f16700Schasinglulu 
16*91f16700Schasinglulu #ifdef CONFIG_STATIC_DDR
17*91f16700Schasinglulu const struct ddr_cfg_regs static_1600 = {
18*91f16700Schasinglulu 	.cs[0].config = U(0x80040322),
19*91f16700Schasinglulu 	.cs[0].bnds = U(0x7F),
20*91f16700Schasinglulu 	.sdram_cfg[0] = U(0xC50C0000),
21*91f16700Schasinglulu 	.sdram_cfg[1] = U(0x401100),
22*91f16700Schasinglulu 	.timing_cfg[0] = U(0x91550018),
23*91f16700Schasinglulu 	.timing_cfg[1] = U(0xBBB48C42),
24*91f16700Schasinglulu 	.timing_cfg[2] = U(0x48C111),
25*91f16700Schasinglulu 	.timing_cfg[3] = U(0x10C1000),
26*91f16700Schasinglulu 	.timing_cfg[4] = U(0x2),
27*91f16700Schasinglulu 	.timing_cfg[5] = U(0x3401400),
28*91f16700Schasinglulu 	.timing_cfg[7] = U(0x13300000),
29*91f16700Schasinglulu 	.timing_cfg[8] = U(0x2115600),
30*91f16700Schasinglulu 	.sdram_mode[0] = U(0x3010210),
31*91f16700Schasinglulu 	.sdram_mode[9] = U(0x4000000),
32*91f16700Schasinglulu 	.sdram_mode[8] = U(0x500),
33*91f16700Schasinglulu 	.sdram_mode[2] = U(0x10210),
34*91f16700Schasinglulu 	.sdram_mode[10] = U(0x400),
35*91f16700Schasinglulu 	.sdram_mode[11] = U(0x4000000),
36*91f16700Schasinglulu 	.sdram_mode[4] = U(0x10210),
37*91f16700Schasinglulu 	.sdram_mode[12] = U(0x400),
38*91f16700Schasinglulu 	.sdram_mode[13] = U(0x4000000),
39*91f16700Schasinglulu 	.sdram_mode[6] = U(0x10210),
40*91f16700Schasinglulu 	.sdram_mode[14] = U(0x400),
41*91f16700Schasinglulu 	.sdram_mode[15] = U(0x4000000),
42*91f16700Schasinglulu 	.interval = U(0x18600618),
43*91f16700Schasinglulu 	.zq_cntl = U(0x8A090705),
44*91f16700Schasinglulu 	.clk_cntl = U(0x3000000),
45*91f16700Schasinglulu 	.cdr[0] = U(0x80040000),
46*91f16700Schasinglulu 	.cdr[1] = U(0xA181),
47*91f16700Schasinglulu 	.wrlvl_cntl[0] = U(0x8675F607),
48*91f16700Schasinglulu 	.wrlvl_cntl[1] = U(0x7090807,
49*91f16700Schasinglulu 	.wrlvl_cntl[2] = U(0x7070707),
50*91f16700Schasinglulu 	.debug[28] = U(0x00700046),
51*91f16700Schasinglulu };
52*91f16700Schasinglulu 
53*91f16700Schasinglulu uint64_t board_static_ddr(struct ddr_info *priv)
54*91f16700Schasinglulu {
55*91f16700Schasinglulu 	memcpy(&priv->ddr_reg, &static_1600, sizeof(static_1600));
56*91f16700Schasinglulu 
57*91f16700Schasinglulu 	return ULL(0x80000000);
58*91f16700Schasinglulu }
59*91f16700Schasinglulu 
60*91f16700Schasinglulu #else
61*91f16700Schasinglulu static const struct rc_timing rcz[] = {
62*91f16700Schasinglulu 	{1600, 12, 7},
63*91f16700Schasinglulu 	{}
64*91f16700Schasinglulu };
65*91f16700Schasinglulu 
66*91f16700Schasinglulu static const struct board_timing ram[] = {
67*91f16700Schasinglulu 	{0x1f, rcz, 0x00020100, 0},
68*91f16700Schasinglulu };
69*91f16700Schasinglulu 
70*91f16700Schasinglulu int ddr_board_options(struct ddr_info *priv)
71*91f16700Schasinglulu {
72*91f16700Schasinglulu 	int ret;
73*91f16700Schasinglulu 	struct memctl_opt *popts = &priv->opt;
74*91f16700Schasinglulu 
75*91f16700Schasinglulu 	ret = cal_board_params(priv, ram, ARRAY_SIZE(ram));
76*91f16700Schasinglulu 	if (ret)
77*91f16700Schasinglulu 		return ret;
78*91f16700Schasinglulu 
79*91f16700Schasinglulu 	popts->cpo_sample = U(0x46);
80*91f16700Schasinglulu 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
81*91f16700Schasinglulu 			  DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
82*91f16700Schasinglulu 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
83*91f16700Schasinglulu 			  DDR_CDR2_VREF_OVRD(70);	/* Vref = 70% */
84*91f16700Schasinglulu 
85*91f16700Schasinglulu 	return 0;
86*91f16700Schasinglulu }
87*91f16700Schasinglulu 
88*91f16700Schasinglulu /* DDR model number: MT40A1G8SA-062E:R */
89*91f16700Schasinglulu struct dimm_params ddr_raw_timing = {
90*91f16700Schasinglulu 	.n_ranks = U(1),
91*91f16700Schasinglulu 	.rank_density = ULL(2147483648),
92*91f16700Schasinglulu 	.capacity = ULL(2147483648),
93*91f16700Schasinglulu 	.primary_sdram_width = U(32),
94*91f16700Schasinglulu 	.ec_sdram_width = U(4),
95*91f16700Schasinglulu 	.rdimm = U(0),
96*91f16700Schasinglulu 	.mirrored_dimm = U(0),
97*91f16700Schasinglulu 	.n_row_addr = U(16),
98*91f16700Schasinglulu 	.n_col_addr = U(10),
99*91f16700Schasinglulu 	.bank_group_bits = U(2),
100*91f16700Schasinglulu 	.edc_config = U(2),
101*91f16700Schasinglulu 	.burst_lengths_bitmask = U(0x0c),
102*91f16700Schasinglulu 	.tckmin_x_ps = 625,
103*91f16700Schasinglulu 	.tckmax_ps = 2200,
104*91f16700Schasinglulu 	.caslat_x = U(0x0001FFE00),
105*91f16700Schasinglulu 	.taa_ps = 13500,
106*91f16700Schasinglulu 	.trcd_ps = 13500,
107*91f16700Schasinglulu 	.trp_ps = 13500,
108*91f16700Schasinglulu 	.tras_ps = 32000,
109*91f16700Schasinglulu 	.trc_ps = 45500,
110*91f16700Schasinglulu 	.twr_ps = 15000,
111*91f16700Schasinglulu 	.trfc1_ps = 350000,
112*91f16700Schasinglulu 	.trfc2_ps = 260000,
113*91f16700Schasinglulu 	.trfc4_ps = 160000,
114*91f16700Schasinglulu 	.tfaw_ps = 21000,
115*91f16700Schasinglulu 	.trrds_ps = 3000,
116*91f16700Schasinglulu 	.trrdl_ps = 4900,
117*91f16700Schasinglulu 	.tccdl_ps = 5000,
118*91f16700Schasinglulu 	.refresh_rate_ps = U(7800000),
119*91f16700Schasinglulu 	.rc = U(0x1f),
120*91f16700Schasinglulu };
121*91f16700Schasinglulu 
122*91f16700Schasinglulu int ddr_get_ddr_params(struct dimm_params *pdimm,
123*91f16700Schasinglulu 			    struct ddr_conf *conf)
124*91f16700Schasinglulu {
125*91f16700Schasinglulu 	static const char dimm_model[] = "Fixed DDR on board";
126*91f16700Schasinglulu 
127*91f16700Schasinglulu 	conf->dimm_in_use[0] = 1;
128*91f16700Schasinglulu 	memcpy(pdimm, &ddr_raw_timing, sizeof(struct dimm_params));
129*91f16700Schasinglulu 	memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
130*91f16700Schasinglulu 
131*91f16700Schasinglulu 	return 1;
132*91f16700Schasinglulu }
133*91f16700Schasinglulu #endif
134*91f16700Schasinglulu 
135*91f16700Schasinglulu int64_t init_ddr(void)
136*91f16700Schasinglulu {
137*91f16700Schasinglulu 	struct ddr_info info;
138*91f16700Schasinglulu 	struct sysinfo sys;
139*91f16700Schasinglulu 	int64_t dram_size;
140*91f16700Schasinglulu 
141*91f16700Schasinglulu 	zeromem(&sys, sizeof(sys));
142*91f16700Schasinglulu 	get_clocks(&sys);
143*91f16700Schasinglulu 	debug("platform clock %lu\n", sys.freq_platform);
144*91f16700Schasinglulu 	debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0);
145*91f16700Schasinglulu 	debug("DDR PLL2 %lu\n", sys.freq_ddr_pll1);
146*91f16700Schasinglulu 
147*91f16700Schasinglulu 	zeromem(&info, sizeof(struct ddr_info));
148*91f16700Schasinglulu 	info.num_ctlrs = 1;
149*91f16700Schasinglulu 	info.dimm_on_ctlr = 1;
150*91f16700Schasinglulu 	info.clk = get_ddr_freq(&sys, 0);
151*91f16700Schasinglulu 	info.ddr[0] = (void *)NXP_DDR_ADDR;
152*91f16700Schasinglulu 
153*91f16700Schasinglulu 	dram_size = dram_init(&info);
154*91f16700Schasinglulu 
155*91f16700Schasinglulu 	if (dram_size < 0) {
156*91f16700Schasinglulu 		ERROR("DDR init failed\n");
157*91f16700Schasinglulu 	}
158*91f16700Schasinglulu 
159*91f16700Schasinglulu #ifdef ERRATA_SOC_A008850
160*91f16700Schasinglulu 	erratum_a008850_post();
161*91f16700Schasinglulu #endif
162*91f16700Schasinglulu 	return dram_size;
163*91f16700Schasinglulu }
164