1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2017-2021 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef SOC_H 8*91f16700Schasinglulu #define SOC_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu /* Chassis specific defines - common across SoC's of a particular platform */ 11*91f16700Schasinglulu #include "dcfg_lsch2.h" 12*91f16700Schasinglulu #include "soc_default_base_addr.h" 13*91f16700Schasinglulu #include "soc_default_helper_macros.h" 14*91f16700Schasinglulu 15*91f16700Schasinglulu /* DDR Regions Info */ 16*91f16700Schasinglulu #define NUM_DRAM_REGIONS 3 17*91f16700Schasinglulu #define NXP_DRAM0_ADDR 0x80000000 18*91f16700Schasinglulu #define NXP_DRAM0_MAX_SIZE 0x80000000 /* 2 GB */ 19*91f16700Schasinglulu 20*91f16700Schasinglulu #define NXP_DRAM1_ADDR 0x880000000 21*91f16700Schasinglulu #define NXP_DRAM1_MAX_SIZE 0x780000000 /* 30 GB */ 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define NXP_DRAM2_ADDR 0x8800000000 24*91f16700Schasinglulu #define NXP_DRAM2_MAX_SIZE 0x7800000000 /* 480 GB */ 25*91f16700Schasinglulu /* DRAM0 Size defined in platform_def.h */ 26*91f16700Schasinglulu #define NXP_DRAM0_SIZE PLAT_DEF_DRAM0_SIZE 27*91f16700Schasinglulu 28*91f16700Schasinglulu /* 29*91f16700Schasinglulu * P23: 23 x 23 package 30*91f16700Schasinglulu * A: without security 31*91f16700Schasinglulu * AE: with security 32*91f16700Schasinglulu * SVR Definition (not include major and minor rev) 33*91f16700Schasinglulu */ 34*91f16700Schasinglulu #define SVR_LS1023A 0x879209 35*91f16700Schasinglulu #define SVR_LS1023AE 0x879208 36*91f16700Schasinglulu #define SVR_LS1023A_P23 0x87920B 37*91f16700Schasinglulu #define SVR_LS1023AE_P23 0x87920A 38*91f16700Schasinglulu #define SVR_LS1043A 0x879201 39*91f16700Schasinglulu #define SVR_LS1043AE 0x879200 40*91f16700Schasinglulu #define SVR_LS1043A_P23 0x879203 41*91f16700Schasinglulu #define SVR_LS1043AE_P23 0x879202 42*91f16700Schasinglulu 43*91f16700Schasinglulu /* Number of cores in platform */ 44*91f16700Schasinglulu #define PLATFORM_CORE_COUNT 4 45*91f16700Schasinglulu #define NUMBER_OF_CLUSTERS 1 46*91f16700Schasinglulu #define CORES_PER_CLUSTER 4 47*91f16700Schasinglulu 48*91f16700Schasinglulu /* set to 0 if the clusters are not symmetrical */ 49*91f16700Schasinglulu #define SYMMETRICAL_CLUSTERS 1 50*91f16700Schasinglulu 51*91f16700Schasinglulu /* 52*91f16700Schasinglulu * Required LS standard platform porting definitions 53*91f16700Schasinglulu * for CCI-400 54*91f16700Schasinglulu */ 55*91f16700Schasinglulu #define NXP_CCI_CLUSTER0_SL_IFACE_IX 4 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* ls1043 version info for GIC configuration */ 58*91f16700Schasinglulu #define REV1_0 0x10 59*91f16700Schasinglulu #define REV1_1 0x11 60*91f16700Schasinglulu #define GIC_ADDR_BIT 31 61*91f16700Schasinglulu 62*91f16700Schasinglulu /* Errata */ 63*91f16700Schasinglulu #define NXP_ERRATUM_A009663 64*91f16700Schasinglulu #define NXP_ERRATUM_A009942 65*91f16700Schasinglulu 66*91f16700Schasinglulu #define NUM_OF_DDRC 1 67*91f16700Schasinglulu 68*91f16700Schasinglulu /* Defines required for using XLAT tables from ARM common code */ 69*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 40) 70*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 40) 71*91f16700Schasinglulu 72*91f16700Schasinglulu /* Clock Divisors */ 73*91f16700Schasinglulu #define NXP_PLATFORM_CLK_DIVIDER 1 74*91f16700Schasinglulu #define NXP_UART_CLK_DIVIDER 1 75*91f16700Schasinglulu 76*91f16700Schasinglulu /* 77*91f16700Schasinglulu * Set this switch to 1 if you need to keep the debug block 78*91f16700Schasinglulu * clocked during system power-down. 79*91f16700Schasinglulu */ 80*91f16700Schasinglulu #define DEBUG_ACTIVE 0 81*91f16700Schasinglulu 82*91f16700Schasinglulu #define IPPDEXPCR_MAC1_1 0x80000000 // DEVDISR2_FMAN1_MAC1 83*91f16700Schasinglulu #define IPPDEXPCR_MAC1_2 0x40000000 // DEVDISR2_FMAN1_MAC2 84*91f16700Schasinglulu #define IPPDEXPCR_MAC1_3 0x20000000 // DEVDISR2_FMAN1_MAC3 85*91f16700Schasinglulu #define IPPDEXPCR_MAC1_4 0x10000000 // DEVDISR2_FMAN1_MAC4 86*91f16700Schasinglulu #define IPPDEXPCR_MAC1_5 0x08000000 // DEVDISR2_FMAN1_MAC5 87*91f16700Schasinglulu #define IPPDEXPCR_MAC1_6 0x04000000 // DEVDISR2_FMAN1_MAC6 88*91f16700Schasinglulu #define IPPDEXPCR_MAC1_9 0x00800000 // DEVDISR2_FMAN1_MAC9 89*91f16700Schasinglulu #define IPPDEXPCR_I2C1 0x00080000 // DEVDISR5_I2C_1 90*91f16700Schasinglulu #define IPPDEXPCR_LPUART1 0x00040000 // DEVDISR5_LPUART1 91*91f16700Schasinglulu #define IPPDEXPCR_FLX_TMR1 0x00020000 // DEVDISR5_FLX_TMR 92*91f16700Schasinglulu #define IPPDEXPCR_OCRAM1 0x00010000 // DEVDISR5_OCRAM1 93*91f16700Schasinglulu #define IPPDEXPCR_GPIO1 0x00000040 // DEVDISR5_GPIO 94*91f16700Schasinglulu #define IPPDEXPCR_FM1 0x00000008 // DEVDISR2_FMAN1 95*91f16700Schasinglulu 96*91f16700Schasinglulu #define IPPDEXPCR_MASK1 0xFC800008 // overrides for DEVDISR2 97*91f16700Schasinglulu #define IPPDEXPCR_MASK2 0x000F0040 // overriddes for DEVDISR5 98*91f16700Schasinglulu 99*91f16700Schasinglulu #define IPSTPCR0_VALUE 0xA000C201 100*91f16700Schasinglulu #define IPSTPCR1_VALUE 0x00000080 101*91f16700Schasinglulu #define IPSTPCR2_VALUE 0x000C0000 102*91f16700Schasinglulu #define IPSTPCR3_VALUE 0x38000000 103*91f16700Schasinglulu #if (DEBUG_ACTIVE) 104*91f16700Schasinglulu #define IPSTPCR4_VALUE 0x10833BFC 105*91f16700Schasinglulu #else 106*91f16700Schasinglulu #define IPSTPCR4_VALUE 0x10A33BFC 107*91f16700Schasinglulu #endif 108*91f16700Schasinglulu 109*91f16700Schasinglulu #define DEVDISR1_QE 0x00000001 110*91f16700Schasinglulu #define DEVDISR1_SEC 0x00000200 111*91f16700Schasinglulu #define DEVDISR1_USB1 0x00004000 112*91f16700Schasinglulu #define DEVDISR1_SATA 0x00008000 113*91f16700Schasinglulu #define DEVDISR1_USB2 0x00010000 114*91f16700Schasinglulu #define DEVDISR1_USB3 0x00020000 115*91f16700Schasinglulu #define DEVDISR1_DMA2 0x00400000 116*91f16700Schasinglulu #define DEVDISR1_DMA1 0x00800000 117*91f16700Schasinglulu #define DEVDISR1_ESDHC 0x20000000 118*91f16700Schasinglulu #define DEVDISR1_PBL 0x80000000 119*91f16700Schasinglulu 120*91f16700Schasinglulu #define DEVDISR2_FMAN1 0x00000080 121*91f16700Schasinglulu #define DEVDISR2_FMAN1_MAC9 0x00800000 122*91f16700Schasinglulu #define DEVDISR2_FMAN1_MAC6 0x04000000 123*91f16700Schasinglulu #define DEVDISR2_FMAN1_MAC5 0x08000000 124*91f16700Schasinglulu #define DEVDISR2_FMAN1_MAC4 0x10000000 125*91f16700Schasinglulu #define DEVDISR2_FMAN1_MAC3 0x20000000 126*91f16700Schasinglulu #define DEVDISR2_FMAN1_MAC2 0x40000000 127*91f16700Schasinglulu #define DEVDISR2_FMAN1_MAC1 0x80000000 128*91f16700Schasinglulu 129*91f16700Schasinglulu #define DEVDISR3_BMAN 0x00040000 130*91f16700Schasinglulu #define DEVDISR3_QMAN 0x00080000 131*91f16700Schasinglulu #define DEVDISR3_PEX3 0x20000000 132*91f16700Schasinglulu #define DEVDISR3_PEX2 0x40000000 133*91f16700Schasinglulu #define DEVDISR3_PEX1 0x80000000 134*91f16700Schasinglulu 135*91f16700Schasinglulu #define DEVDISR4_QSPI 0x08000000 136*91f16700Schasinglulu #define DEVDISR4_DUART2 0x10000000 137*91f16700Schasinglulu #define DEVDISR4_DUART1 0x20000000 138*91f16700Schasinglulu 139*91f16700Schasinglulu #define DEVDISR5_ICMMU 0x00000001 140*91f16700Schasinglulu #define DEVDISR5_I2C_1 0x00000002 141*91f16700Schasinglulu #define DEVDISR5_I2C_2 0x00000004 142*91f16700Schasinglulu #define DEVDISR5_I2C_3 0x00000008 143*91f16700Schasinglulu #define DEVDISR5_I2C_4 0x00000010 144*91f16700Schasinglulu #define DEVDISR5_WDG_5 0x00000020 145*91f16700Schasinglulu #define DEVDISR5_WDG_4 0x00000040 146*91f16700Schasinglulu #define DEVDISR5_WDG_3 0x00000080 147*91f16700Schasinglulu #define DEVDISR5_DSPI1 0x00000100 148*91f16700Schasinglulu #define DEVDISR5_WDG_2 0x00000200 149*91f16700Schasinglulu #define DEVDISR5_FLX_TMR 0x00000400 150*91f16700Schasinglulu #define DEVDISR5_WDG_1 0x00000800 151*91f16700Schasinglulu #define DEVDISR5_LPUART6 0x00001000 152*91f16700Schasinglulu #define DEVDISR5_LPUART5 0x00002000 153*91f16700Schasinglulu #define DEVDISR5_LPUART3 0x00008000 154*91f16700Schasinglulu #define DEVDISR5_LPUART2 0x00010000 155*91f16700Schasinglulu #define DEVDISR5_LPUART1 0x00020000 156*91f16700Schasinglulu #define DEVDISR5_DBG 0x00200000 157*91f16700Schasinglulu #define DEVDISR5_GPIO 0x00400000 158*91f16700Schasinglulu #define DEVDISR5_IFC 0x00800000 159*91f16700Schasinglulu #define DEVDISR5_OCRAM2 0x01000000 160*91f16700Schasinglulu #define DEVDISR5_OCRAM1 0x02000000 161*91f16700Schasinglulu #define DEVDISR5_LPUART4 0x10000000 162*91f16700Schasinglulu #define DEVDISR5_DDR 0x80000000 163*91f16700Schasinglulu #define DEVDISR5_MEM 0x80000000 164*91f16700Schasinglulu 165*91f16700Schasinglulu #define DEVDISR1_VALUE 0xA0C3C201 166*91f16700Schasinglulu #define DEVDISR2_VALUE 0xCC0C0080 167*91f16700Schasinglulu #define DEVDISR3_VALUE 0xE00C0000 168*91f16700Schasinglulu #define DEVDISR4_VALUE 0x38000000 169*91f16700Schasinglulu #if (DEBUG_ACTIVE) 170*91f16700Schasinglulu #define DEVDISR5_VALUE 0x10833BFC 171*91f16700Schasinglulu #else 172*91f16700Schasinglulu #define DEVDISR5_VALUE 0x10A33BFC 173*91f16700Schasinglulu #endif 174*91f16700Schasinglulu 175*91f16700Schasinglulu /* 176*91f16700Schasinglulu * PWR mgmt features supported in the soc-specific code: 177*91f16700Schasinglulu * value == 0x0 the soc code does not support this feature 178*91f16700Schasinglulu * value != 0x0 the soc code supports this feature 179*91f16700Schasinglulu */ 180*91f16700Schasinglulu #define SOC_CORE_RELEASE 0x1 181*91f16700Schasinglulu #define SOC_CORE_RESTART 0x1 182*91f16700Schasinglulu #define SOC_CORE_OFF 0x1 183*91f16700Schasinglulu #define SOC_CORE_STANDBY 0x1 184*91f16700Schasinglulu #define SOC_CORE_PWR_DWN 0x1 185*91f16700Schasinglulu #define SOC_CLUSTER_STANDBY 0x1 186*91f16700Schasinglulu #define SOC_CLUSTER_PWR_DWN 0x1 187*91f16700Schasinglulu #define SOC_SYSTEM_STANDBY 0x1 188*91f16700Schasinglulu #define SOC_SYSTEM_PWR_DWN 0x1 189*91f16700Schasinglulu #define SOC_SYSTEM_OFF 0x1 190*91f16700Schasinglulu #define SOC_SYSTEM_RESET 0x1 191*91f16700Schasinglulu 192*91f16700Schasinglulu /* PSCI-specific defines */ 193*91f16700Schasinglulu #define SYSTEM_PWR_DOMAINS 1 194*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ 195*91f16700Schasinglulu NUMBER_OF_CLUSTERS + \ 196*91f16700Schasinglulu SYSTEM_PWR_DOMAINS) 197*91f16700Schasinglulu 198*91f16700Schasinglulu /* Power state coordination occurs at the system level */ 199*91f16700Schasinglulu #define PLAT_PD_COORD_LVL MPIDR_AFFLVL2 200*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL PLAT_PD_COORD_LVL 201*91f16700Schasinglulu 202*91f16700Schasinglulu /* Local power state for power domains in Run state */ 203*91f16700Schasinglulu #define LS_LOCAL_STATE_RUN PSCI_LOCAL_STATE_RUN 204*91f16700Schasinglulu 205*91f16700Schasinglulu /* define retention state */ 206*91f16700Schasinglulu #define PLAT_MAX_RET_STATE (PSCI_LOCAL_STATE_RUN + 1) 207*91f16700Schasinglulu #define LS_LOCAL_STATE_RET PLAT_MAX_RET_STATE 208*91f16700Schasinglulu 209*91f16700Schasinglulu /* define power-down state */ 210*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE (PLAT_MAX_RET_STATE + 1) 211*91f16700Schasinglulu #define LS_LOCAL_STATE_OFF PLAT_MAX_OFF_STATE 212*91f16700Schasinglulu 213*91f16700Schasinglulu /* 214*91f16700Schasinglulu * Some data must be aligned on the biggest cache line size in the platform. 215*91f16700Schasinglulu * This is known only to the platform as it might have a combination of 216*91f16700Schasinglulu * integrated and external caches. 217*91f16700Schasinglulu * CACHE_WRITEBACK_GRANULE is defined in soc.def 218*91f16700Schasinglulu */ 219*91f16700Schasinglulu 220*91f16700Schasinglulu /* One cache line needed for bakery locks on ARM platforms */ 221*91f16700Schasinglulu #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 222*91f16700Schasinglulu 223*91f16700Schasinglulu #ifndef __ASSEMBLER__ 224*91f16700Schasinglulu /* CCI slave interfaces */ 225*91f16700Schasinglulu static const int cci_map[] = { 226*91f16700Schasinglulu NXP_CCI_CLUSTER0_SL_IFACE_IX, 227*91f16700Schasinglulu }; 228*91f16700Schasinglulu void soc_init_lowlevel(void); 229*91f16700Schasinglulu void soc_init_percpu(void); 230*91f16700Schasinglulu void _soc_set_start_addr(unsigned long addr); 231*91f16700Schasinglulu 232*91f16700Schasinglulu #endif 233*91f16700Schasinglulu 234*91f16700Schasinglulu #endif /* SOC_H */ 235