1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015, 2016 Freescale Semiconductor, Inc. 3*91f16700Schasinglulu * Copyright 2017-2018, 2020-2021 NXP 4*91f16700Schasinglulu * 5*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #ifndef NS_ACCESS_H 9*91f16700Schasinglulu #define NS_ACCESS_H 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <csu.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu enum csu_cslx_ind { 14*91f16700Schasinglulu CSU_CSLX_PCIE2_IO = 0, 15*91f16700Schasinglulu CSU_CSLX_PCIE1_IO, 16*91f16700Schasinglulu CSU_CSLX_MG2TPR_IP, 17*91f16700Schasinglulu CSU_CSLX_IFC_MEM, 18*91f16700Schasinglulu CSU_CSLX_OCRAM, 19*91f16700Schasinglulu CSU_CSLX_GIC, 20*91f16700Schasinglulu CSU_CSLX_PCIE1, 21*91f16700Schasinglulu CSU_CSLX_OCRAM2, 22*91f16700Schasinglulu CSU_CSLX_QSPI_MEM, 23*91f16700Schasinglulu CSU_CSLX_PCIE2, 24*91f16700Schasinglulu CSU_CSLX_SATA, 25*91f16700Schasinglulu CSU_CSLX_USB1, 26*91f16700Schasinglulu CSU_CSLX_QM_BM_SWPORTAL, 27*91f16700Schasinglulu CSU_CSLX_PCIE3 = 16, 28*91f16700Schasinglulu CSU_CSLX_PCIE3_IO, 29*91f16700Schasinglulu CSU_CSLX_USB3 = 20, 30*91f16700Schasinglulu CSU_CSLX_USB2, 31*91f16700Schasinglulu CSU_CSLX_PFE = 23, 32*91f16700Schasinglulu CSU_CSLX_SERDES = 32, 33*91f16700Schasinglulu CSU_CSLX_QDMA, 34*91f16700Schasinglulu CSU_CSLX_LPUART2, 35*91f16700Schasinglulu CSU_CSLX_LPUART1, 36*91f16700Schasinglulu CSU_CSLX_LPUART4, 37*91f16700Schasinglulu CSU_CSLX_LPUART3, 38*91f16700Schasinglulu CSU_CSLX_LPUART6, 39*91f16700Schasinglulu CSU_CSLX_LPUART5, 40*91f16700Schasinglulu CSU_CSLX_DSPI1 = 41, 41*91f16700Schasinglulu CSU_CSLX_QSPI, 42*91f16700Schasinglulu CSU_CSLX_ESDHC, 43*91f16700Schasinglulu CSU_CSLX_IFC = 45, 44*91f16700Schasinglulu CSU_CSLX_I2C1, 45*91f16700Schasinglulu CSU_CSLX_USB_2, 46*91f16700Schasinglulu CSU_CSLX_I2C3 = 48, 47*91f16700Schasinglulu CSU_CSLX_I2C2, 48*91f16700Schasinglulu CSU_CSLX_DUART2 = 50, 49*91f16700Schasinglulu CSU_CSLX_DUART1, 50*91f16700Schasinglulu CSU_CSLX_WDT2, 51*91f16700Schasinglulu CSU_CSLX_WDT1, 52*91f16700Schasinglulu CSU_CSLX_EDMA, 53*91f16700Schasinglulu CSU_CSLX_SYS_CNT, 54*91f16700Schasinglulu CSU_CSLX_DMA_MUX2, 55*91f16700Schasinglulu CSU_CSLX_DMA_MUX1, 56*91f16700Schasinglulu CSU_CSLX_DDR, 57*91f16700Schasinglulu CSU_CSLX_QUICC, 58*91f16700Schasinglulu CSU_CSLX_DCFG_CCU_RCPM = 60, 59*91f16700Schasinglulu CSU_CSLX_SECURE_BOOTROM, 60*91f16700Schasinglulu CSU_CSLX_SFP, 61*91f16700Schasinglulu CSU_CSLX_TMU, 62*91f16700Schasinglulu CSU_CSLX_SECURE_MONITOR, 63*91f16700Schasinglulu CSU_CSLX_SCFG, 64*91f16700Schasinglulu CSU_CSLX_FM = 66, 65*91f16700Schasinglulu CSU_CSLX_SEC5_5, 66*91f16700Schasinglulu CSU_CSLX_BM, 67*91f16700Schasinglulu CSU_CSLX_QM, 68*91f16700Schasinglulu CSU_CSLX_GPIO2 = 70, 69*91f16700Schasinglulu CSU_CSLX_GPIO1, 70*91f16700Schasinglulu CSU_CSLX_GPIO4, 71*91f16700Schasinglulu CSU_CSLX_GPIO3, 72*91f16700Schasinglulu CSU_CSLX_PLATFORM_CONT, 73*91f16700Schasinglulu CSU_CSLX_CSU, 74*91f16700Schasinglulu CSU_CSLX_IIC4 = 77, 75*91f16700Schasinglulu CSU_CSLX_WDT4, 76*91f16700Schasinglulu CSU_CSLX_WDT3, 77*91f16700Schasinglulu CSU_CSLX_ESDHC2 = 80, 78*91f16700Schasinglulu CSU_CSLX_WDT5 = 81, 79*91f16700Schasinglulu CSU_CSLX_SAI2, 80*91f16700Schasinglulu CSU_CSLX_SAI1, 81*91f16700Schasinglulu CSU_CSLX_SAI4, 82*91f16700Schasinglulu CSU_CSLX_SAI3, 83*91f16700Schasinglulu CSU_CSLX_FTM2 = 86, 84*91f16700Schasinglulu CSU_CSLX_FTM1, 85*91f16700Schasinglulu CSU_CSLX_FTM4, 86*91f16700Schasinglulu CSU_CSLX_FTM3, 87*91f16700Schasinglulu CSU_CSLX_FTM6 = 90, 88*91f16700Schasinglulu CSU_CSLX_FTM5, 89*91f16700Schasinglulu CSU_CSLX_FTM8, 90*91f16700Schasinglulu CSU_CSLX_FTM7, 91*91f16700Schasinglulu CSU_CSLX_DSCR = 121, 92*91f16700Schasinglulu }; 93*91f16700Schasinglulu 94*91f16700Schasinglulu struct csu_ns_dev_st ns_dev[] = { 95*91f16700Schasinglulu {CSU_CSLX_PCIE2_IO, CSU_ALL_RW}, 96*91f16700Schasinglulu {CSU_CSLX_PCIE1_IO, CSU_ALL_RW}, 97*91f16700Schasinglulu {CSU_CSLX_MG2TPR_IP, CSU_ALL_RW}, 98*91f16700Schasinglulu {CSU_CSLX_IFC_MEM, CSU_ALL_RW}, 99*91f16700Schasinglulu {CSU_CSLX_OCRAM, CSU_S_SUP_RW}, 100*91f16700Schasinglulu {CSU_CSLX_GIC, CSU_ALL_RW}, 101*91f16700Schasinglulu {CSU_CSLX_PCIE1, CSU_ALL_RW}, 102*91f16700Schasinglulu {CSU_CSLX_OCRAM2, CSU_S_SUP_RW}, 103*91f16700Schasinglulu {CSU_CSLX_QSPI_MEM, CSU_ALL_RW}, 104*91f16700Schasinglulu {CSU_CSLX_PCIE2, CSU_ALL_RW}, 105*91f16700Schasinglulu {CSU_CSLX_SATA, CSU_ALL_RW}, 106*91f16700Schasinglulu {CSU_CSLX_USB1, CSU_ALL_RW}, 107*91f16700Schasinglulu {CSU_CSLX_QM_BM_SWPORTAL, CSU_ALL_RW}, 108*91f16700Schasinglulu {CSU_CSLX_PCIE3, CSU_ALL_RW}, 109*91f16700Schasinglulu {CSU_CSLX_PCIE3_IO, CSU_ALL_RW}, 110*91f16700Schasinglulu {CSU_CSLX_USB3, CSU_ALL_RW}, 111*91f16700Schasinglulu {CSU_CSLX_USB2, CSU_ALL_RW}, 112*91f16700Schasinglulu {CSU_CSLX_PFE, CSU_ALL_RW}, 113*91f16700Schasinglulu {CSU_CSLX_SERDES, CSU_ALL_RW}, 114*91f16700Schasinglulu {CSU_CSLX_QDMA, CSU_ALL_RW}, 115*91f16700Schasinglulu {CSU_CSLX_LPUART2, CSU_ALL_RW}, 116*91f16700Schasinglulu {CSU_CSLX_LPUART1, CSU_ALL_RW}, 117*91f16700Schasinglulu {CSU_CSLX_LPUART4, CSU_ALL_RW}, 118*91f16700Schasinglulu {CSU_CSLX_LPUART3, CSU_ALL_RW}, 119*91f16700Schasinglulu {CSU_CSLX_LPUART6, CSU_ALL_RW}, 120*91f16700Schasinglulu {CSU_CSLX_LPUART5, CSU_ALL_RW}, 121*91f16700Schasinglulu {CSU_CSLX_DSPI1, CSU_ALL_RW}, 122*91f16700Schasinglulu {CSU_CSLX_QSPI, CSU_ALL_RW}, 123*91f16700Schasinglulu {CSU_CSLX_ESDHC, CSU_ALL_RW}, 124*91f16700Schasinglulu {CSU_CSLX_IFC, CSU_ALL_RW}, 125*91f16700Schasinglulu {CSU_CSLX_I2C1, CSU_ALL_RW}, 126*91f16700Schasinglulu {CSU_CSLX_USB_2, CSU_ALL_RW}, 127*91f16700Schasinglulu {CSU_CSLX_I2C3, CSU_ALL_RW}, 128*91f16700Schasinglulu {CSU_CSLX_I2C2, CSU_ALL_RW}, 129*91f16700Schasinglulu {CSU_CSLX_DUART2, CSU_ALL_RW}, 130*91f16700Schasinglulu {CSU_CSLX_DUART1, CSU_ALL_RW}, 131*91f16700Schasinglulu {CSU_CSLX_WDT2, CSU_ALL_RW}, 132*91f16700Schasinglulu {CSU_CSLX_WDT1, CSU_ALL_RW}, 133*91f16700Schasinglulu {CSU_CSLX_EDMA, CSU_ALL_RW}, 134*91f16700Schasinglulu {CSU_CSLX_SYS_CNT, CSU_ALL_RW}, 135*91f16700Schasinglulu {CSU_CSLX_DMA_MUX2, CSU_ALL_RW}, 136*91f16700Schasinglulu {CSU_CSLX_DMA_MUX1, CSU_ALL_RW}, 137*91f16700Schasinglulu {CSU_CSLX_DDR, CSU_ALL_RW}, 138*91f16700Schasinglulu {CSU_CSLX_QUICC, CSU_ALL_RW}, 139*91f16700Schasinglulu {CSU_CSLX_DCFG_CCU_RCPM, CSU_ALL_RW}, 140*91f16700Schasinglulu {CSU_CSLX_SECURE_BOOTROM, CSU_ALL_RW}, 141*91f16700Schasinglulu {CSU_CSLX_SFP, CSU_ALL_RW}, 142*91f16700Schasinglulu {CSU_CSLX_TMU, CSU_ALL_RW}, 143*91f16700Schasinglulu {CSU_CSLX_SECURE_MONITOR, CSU_ALL_RW}, 144*91f16700Schasinglulu {CSU_CSLX_SCFG, CSU_ALL_RW}, 145*91f16700Schasinglulu {CSU_CSLX_FM, CSU_ALL_RW}, 146*91f16700Schasinglulu {CSU_CSLX_SEC5_5, CSU_ALL_RW}, 147*91f16700Schasinglulu {CSU_CSLX_BM, CSU_ALL_RW}, 148*91f16700Schasinglulu {CSU_CSLX_QM, CSU_ALL_RW}, 149*91f16700Schasinglulu {CSU_CSLX_GPIO2, CSU_ALL_RW}, 150*91f16700Schasinglulu {CSU_CSLX_GPIO1, CSU_ALL_RW}, 151*91f16700Schasinglulu {CSU_CSLX_GPIO4, CSU_ALL_RW}, 152*91f16700Schasinglulu {CSU_CSLX_GPIO3, CSU_ALL_RW}, 153*91f16700Schasinglulu {CSU_CSLX_PLATFORM_CONT, CSU_ALL_RW}, 154*91f16700Schasinglulu {CSU_CSLX_CSU, CSU_ALL_RW}, 155*91f16700Schasinglulu {CSU_CSLX_IIC4, CSU_ALL_RW}, 156*91f16700Schasinglulu {CSU_CSLX_WDT4, CSU_ALL_RW}, 157*91f16700Schasinglulu {CSU_CSLX_WDT3, CSU_ALL_RW}, 158*91f16700Schasinglulu {CSU_CSLX_ESDHC2, CSU_ALL_RW}, 159*91f16700Schasinglulu {CSU_CSLX_WDT5, CSU_ALL_RW}, 160*91f16700Schasinglulu {CSU_CSLX_SAI2, CSU_ALL_RW}, 161*91f16700Schasinglulu {CSU_CSLX_SAI1, CSU_ALL_RW}, 162*91f16700Schasinglulu {CSU_CSLX_SAI4, CSU_ALL_RW}, 163*91f16700Schasinglulu {CSU_CSLX_SAI3, CSU_ALL_RW}, 164*91f16700Schasinglulu {CSU_CSLX_FTM2, CSU_ALL_RW}, 165*91f16700Schasinglulu {CSU_CSLX_FTM1, CSU_ALL_RW}, 166*91f16700Schasinglulu {CSU_CSLX_FTM4, CSU_ALL_RW}, 167*91f16700Schasinglulu {CSU_CSLX_FTM3, CSU_ALL_RW}, 168*91f16700Schasinglulu {CSU_CSLX_FTM6, CSU_ALL_RW}, 169*91f16700Schasinglulu {CSU_CSLX_FTM5, CSU_ALL_RW}, 170*91f16700Schasinglulu {CSU_CSLX_FTM8, CSU_ALL_RW}, 171*91f16700Schasinglulu {CSU_CSLX_FTM7, CSU_ALL_RW}, 172*91f16700Schasinglulu {CSU_CSLX_DSCR, CSU_ALL_RW}, 173*91f16700Schasinglulu }; 174*91f16700Schasinglulu 175*91f16700Schasinglulu #endif /* NS_ACCESS_H */ 176