1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2018-2021 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu #include <string.h> 7*91f16700Schasinglulu 8*91f16700Schasinglulu #include <common/debug.h> 9*91f16700Schasinglulu #include <ddr.h> 10*91f16700Schasinglulu #include <lib/utils.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <platform_def.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #ifdef CONFIG_STATIC_DDR 15*91f16700Schasinglulu const struct ddr_cfg_regs static_1600 = { 16*91f16700Schasinglulu .cs[0].config = U(0x80040422), 17*91f16700Schasinglulu .cs[0].bnds = U(0xFF), 18*91f16700Schasinglulu .sdram_cfg[0] = U(0xE50C0004), 19*91f16700Schasinglulu .sdram_cfg[1] = U(0x401100), 20*91f16700Schasinglulu .timing_cfg[0] = U(0x91550018), 21*91f16700Schasinglulu .timing_cfg[1] = U(0xBAB40C42), 22*91f16700Schasinglulu .timing_cfg[2] = U(0x48C111), 23*91f16700Schasinglulu .timing_cfg[3] = U(0x1111000), 24*91f16700Schasinglulu .timing_cfg[4] = U(0x2), 25*91f16700Schasinglulu .timing_cfg[5] = U(0x3401400), 26*91f16700Schasinglulu .timing_cfg[7] = U(0x23300000), 27*91f16700Schasinglulu .timing_cfg[8] = U(0x2114600), 28*91f16700Schasinglulu .sdram_mode[0] = U(0x3010210), 29*91f16700Schasinglulu .sdram_mode[9] = U(0x4000000), 30*91f16700Schasinglulu .sdram_mode[8] = U(0x500), 31*91f16700Schasinglulu .sdram_mode[2] = U(0x10210), 32*91f16700Schasinglulu .sdram_mode[10] = U(0x400), 33*91f16700Schasinglulu .sdram_mode[11] = U(0x4000000), 34*91f16700Schasinglulu .sdram_mode[4] = U(0x10210), 35*91f16700Schasinglulu .sdram_mode[12] = U(0x400), 36*91f16700Schasinglulu .sdram_mode[13] = U(0x4000000), 37*91f16700Schasinglulu .sdram_mode[6] = U(0x10210), 38*91f16700Schasinglulu .sdram_mode[14] = U(0x400), 39*91f16700Schasinglulu .sdram_mode[15] = U(0x4000000), 40*91f16700Schasinglulu .interval = U(0x18600618), 41*91f16700Schasinglulu .data_init = U(0xdeadbeef), 42*91f16700Schasinglulu .zq_cntl = U(0x8A090705), 43*91f16700Schasinglulu .clk_cntl = U(0x2000000), 44*91f16700Schasinglulu .cdr[0] = U(0x80040000), 45*91f16700Schasinglulu .cdr[1] = U(0xA181), 46*91f16700Schasinglulu .wrlvl_cntl[0] = U(0x8675F605), 47*91f16700Schasinglulu .wrlvl_cntl[1] = U(0x6070700), 48*91f16700Schasinglulu .wrlvl_cntl[2] = U(0x0000008), 49*91f16700Schasinglulu .dq_map[0] = U(0x5b65b658), 50*91f16700Schasinglulu .dq_map[1] = U(0xd96d8000), 51*91f16700Schasinglulu .dq_map[2] = U(0), 52*91f16700Schasinglulu .dq_map[3] = U(0x1600000), 53*91f16700Schasinglulu .debug[28] = U(0x00700046), 54*91f16700Schasinglulu }; 55*91f16700Schasinglulu 56*91f16700Schasinglulu unsigned long long board_static_ddr(struct ddr_info *priv) 57*91f16700Schasinglulu { 58*91f16700Schasinglulu memcpy(&priv->ddr_reg, &static_1600, sizeof(static_1600)); 59*91f16700Schasinglulu return ULL(0x100000000); 60*91f16700Schasinglulu } 61*91f16700Schasinglulu 62*91f16700Schasinglulu #else 63*91f16700Schasinglulu 64*91f16700Schasinglulu static const struct rc_timing rcz[] = { 65*91f16700Schasinglulu {1600, 8, 5}, 66*91f16700Schasinglulu {} 67*91f16700Schasinglulu }; 68*91f16700Schasinglulu 69*91f16700Schasinglulu static const struct board_timing ram[] = { 70*91f16700Schasinglulu {0x1f, rcz, 0x1020200, 0x00000003}, 71*91f16700Schasinglulu }; 72*91f16700Schasinglulu 73*91f16700Schasinglulu int ddr_board_options(struct ddr_info *priv) 74*91f16700Schasinglulu { 75*91f16700Schasinglulu int ret; 76*91f16700Schasinglulu struct memctl_opt *popts = &priv->opt; 77*91f16700Schasinglulu 78*91f16700Schasinglulu ret = cal_board_params(priv, ram, ARRAY_SIZE(ram)); 79*91f16700Schasinglulu if (ret != 0) { 80*91f16700Schasinglulu return ret; 81*91f16700Schasinglulu } 82*91f16700Schasinglulu 83*91f16700Schasinglulu popts->bstopre = U(0x40); /* precharge value */ 84*91f16700Schasinglulu popts->half_strength_drive_en = 1; 85*91f16700Schasinglulu popts->cpo_sample = U(0x46); 86*91f16700Schasinglulu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | 87*91f16700Schasinglulu DDR_CDR1_ODT(DDR_CDR_ODT_80ohm); 88*91f16700Schasinglulu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) | 89*91f16700Schasinglulu DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */ 90*91f16700Schasinglulu 91*91f16700Schasinglulu popts->addr_hash = 1; /* address hashing */ 92*91f16700Schasinglulu return 0; 93*91f16700Schasinglulu } 94*91f16700Schasinglulu 95*91f16700Schasinglulu /* DDR model number: MT40A1G8SA-075:E */ 96*91f16700Schasinglulu struct dimm_params ddr_raw_timing = { 97*91f16700Schasinglulu .n_ranks = U(1), 98*91f16700Schasinglulu .rank_density = ULL(4294967296), 99*91f16700Schasinglulu .capacity = ULL(4294967296), 100*91f16700Schasinglulu .primary_sdram_width = U(32), 101*91f16700Schasinglulu .ec_sdram_width = U(4), 102*91f16700Schasinglulu .rdimm = U(0), 103*91f16700Schasinglulu .mirrored_dimm = U(0), 104*91f16700Schasinglulu .n_row_addr = U(16), 105*91f16700Schasinglulu .n_col_addr = U(10), 106*91f16700Schasinglulu .bank_group_bits = U(2), 107*91f16700Schasinglulu .edc_config = U(2), 108*91f16700Schasinglulu .burst_lengths_bitmask = U(0x0c), 109*91f16700Schasinglulu .tckmin_x_ps = 750, 110*91f16700Schasinglulu .tckmax_ps = 1900, 111*91f16700Schasinglulu .caslat_x = U(0x0001FFE00), 112*91f16700Schasinglulu .taa_ps = 13500, 113*91f16700Schasinglulu .trcd_ps = 13500, 114*91f16700Schasinglulu .trp_ps = 13500, 115*91f16700Schasinglulu .tras_ps = 32000, 116*91f16700Schasinglulu .trc_ps = 45500, 117*91f16700Schasinglulu .twr_ps = 15000, 118*91f16700Schasinglulu .trfc1_ps = 350000, 119*91f16700Schasinglulu .trfc2_ps = 260000, 120*91f16700Schasinglulu .trfc4_ps = 160000, 121*91f16700Schasinglulu .tfaw_ps = 21000, 122*91f16700Schasinglulu .trrds_ps = 3000, 123*91f16700Schasinglulu .trrdl_ps = 4900, 124*91f16700Schasinglulu .tccdl_ps = 5000, 125*91f16700Schasinglulu .refresh_rate_ps = U(7800000), 126*91f16700Schasinglulu .dq_mapping[0] = U(0x16), 127*91f16700Schasinglulu .dq_mapping[1] = U(0x36), 128*91f16700Schasinglulu .dq_mapping[2] = U(0x16), 129*91f16700Schasinglulu .dq_mapping[3] = U(0x36), 130*91f16700Schasinglulu .dq_mapping[4] = U(0x16), 131*91f16700Schasinglulu .dq_mapping[5] = U(0x36), 132*91f16700Schasinglulu .dq_mapping[6] = U(0x16), 133*91f16700Schasinglulu .dq_mapping[7] = U(0x36), 134*91f16700Schasinglulu .dq_mapping[8] = U(0x16), 135*91f16700Schasinglulu .dq_mapping[9] = U(0x0), 136*91f16700Schasinglulu .dq_mapping[10] = U(0x0), 137*91f16700Schasinglulu .dq_mapping[11] = U(0x0), 138*91f16700Schasinglulu .dq_mapping[12] = U(0x0), 139*91f16700Schasinglulu .dq_mapping[13] = U(0x0), 140*91f16700Schasinglulu .dq_mapping[14] = U(0x0), 141*91f16700Schasinglulu .dq_mapping[15] = U(0x0), 142*91f16700Schasinglulu .dq_mapping[16] = U(0x0), 143*91f16700Schasinglulu .dq_mapping[17] = U(0x0), 144*91f16700Schasinglulu .dq_mapping_ors = U(0), 145*91f16700Schasinglulu .rc = U(0x1f), 146*91f16700Schasinglulu }; 147*91f16700Schasinglulu 148*91f16700Schasinglulu int ddr_get_ddr_params(struct dimm_params *pdimm, 149*91f16700Schasinglulu struct ddr_conf *conf) 150*91f16700Schasinglulu { 151*91f16700Schasinglulu static const char dimm_model[] = "Fixed DDR on board"; 152*91f16700Schasinglulu 153*91f16700Schasinglulu conf->dimm_in_use[0] = 1; 154*91f16700Schasinglulu memcpy(pdimm, &ddr_raw_timing, sizeof(struct dimm_params)); 155*91f16700Schasinglulu memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1); 156*91f16700Schasinglulu 157*91f16700Schasinglulu return 1; 158*91f16700Schasinglulu } 159*91f16700Schasinglulu #endif 160*91f16700Schasinglulu 161*91f16700Schasinglulu int64_t init_ddr(void) 162*91f16700Schasinglulu { 163*91f16700Schasinglulu struct ddr_info info; 164*91f16700Schasinglulu struct sysinfo sys; 165*91f16700Schasinglulu int64_t dram_size; 166*91f16700Schasinglulu 167*91f16700Schasinglulu zeromem(&sys, sizeof(sys)); 168*91f16700Schasinglulu get_clocks(&sys); 169*91f16700Schasinglulu debug("platform clock %lu\n", sys.freq_platform); 170*91f16700Schasinglulu debug("DDR PLL1 %lu\n", sys.freq_ddr_pll0); 171*91f16700Schasinglulu 172*91f16700Schasinglulu zeromem(&info, sizeof(struct ddr_info)); 173*91f16700Schasinglulu info.num_ctlrs = 1; 174*91f16700Schasinglulu info.dimm_on_ctlr = 1; 175*91f16700Schasinglulu info.clk = get_ddr_freq(&sys, 0); 176*91f16700Schasinglulu info.ddr[0] = (void *)NXP_DDR_ADDR; 177*91f16700Schasinglulu 178*91f16700Schasinglulu dram_size = dram_init(&info); 179*91f16700Schasinglulu 180*91f16700Schasinglulu if (dram_size < 0) { 181*91f16700Schasinglulu ERROR("DDR init failed.\n"); 182*91f16700Schasinglulu } 183*91f16700Schasinglulu 184*91f16700Schasinglulu return dram_size; 185*91f16700Schasinglulu } 186