xref: /arm-trusted-firmware/plat/nxp/soc-ls1028a/include/soc.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2018-2021 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef SOC_H
8*91f16700Schasinglulu #define	SOC_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu /* Chassis specific defines - common across SoC's of a particular platform */
11*91f16700Schasinglulu #include <dcfg_lsch3.h>
12*91f16700Schasinglulu #include <soc_default_base_addr.h>
13*91f16700Schasinglulu #include <soc_default_helper_macros.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu /*
16*91f16700Schasinglulu  * SVR Definition of LS1028A
17*91f16700Schasinglulu  * (not include major and minor rev)
18*91f16700Schasinglulu  * These info is listed in Table B-6. DCFG differences
19*91f16700Schasinglulu  * between LS1028A and LS1027A of LS1028ARM(Reference Manual)
20*91f16700Schasinglulu  */
21*91f16700Schasinglulu #define SVR_LS1017AN		0x870B25
22*91f16700Schasinglulu #define SVR_LS1017AE		0x870B24
23*91f16700Schasinglulu #define SVR_LS1018AN		0x870B21
24*91f16700Schasinglulu #define SVR_LS1018AE		0x870B20
25*91f16700Schasinglulu #define SVR_LS1027AN		0x870B05
26*91f16700Schasinglulu #define SVR_LS1027AE		0x870B04
27*91f16700Schasinglulu #define SVR_LS1028AN		0x870B01
28*91f16700Schasinglulu #define SVR_LS1028AE		0x870B00
29*91f16700Schasinglulu 
30*91f16700Schasinglulu /* Number of cores in platform */
31*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		2
32*91f16700Schasinglulu #define NUMBER_OF_CLUSTERS		1
33*91f16700Schasinglulu #define CORES_PER_CLUSTER		2
34*91f16700Schasinglulu 
35*91f16700Schasinglulu /* Set to 0 if the clusters are not symmetrical */
36*91f16700Schasinglulu #define SYMMETRICAL_CLUSTERS		1
37*91f16700Schasinglulu 
38*91f16700Schasinglulu #define NUM_DRAM_REGIONS		3
39*91f16700Schasinglulu 
40*91f16700Schasinglulu #define	NXP_DRAM0_ADDR			0x80000000
41*91f16700Schasinglulu #define NXP_DRAM0_MAX_SIZE		0x80000000	/* 2GB */
42*91f16700Schasinglulu 
43*91f16700Schasinglulu #define NXP_DRAM1_ADDR			0x2080000000
44*91f16700Schasinglulu #define NXP_DRAM1_MAX_SIZE		0x1F80000000	/* 126G */
45*91f16700Schasinglulu 
46*91f16700Schasinglulu #define NXP_DRAM2_ADDR			0x6000000000
47*91f16700Schasinglulu #define NXP_DRAM2_MAX_SIZE		0x2000000000	/* 128G */
48*91f16700Schasinglulu 
49*91f16700Schasinglulu /* DRAM0 Size defined in platform_def.h */
50*91f16700Schasinglulu #define	NXP_DRAM0_SIZE			PLAT_DEF_DRAM0_SIZE
51*91f16700Schasinglulu 
52*91f16700Schasinglulu /* CCSR space memory Map  */
53*91f16700Schasinglulu #undef NXP_UART_ADDR
54*91f16700Schasinglulu #define NXP_UART_ADDR			0x021C0500
55*91f16700Schasinglulu 
56*91f16700Schasinglulu #undef NXP_UART1_ADDR
57*91f16700Schasinglulu #define NXP_UART1_ADDR			0x021C0600
58*91f16700Schasinglulu 
59*91f16700Schasinglulu #undef NXP_WDOG1_TZ_ADDR
60*91f16700Schasinglulu #define NXP_WDOG1_TZ_ADDR		0x023C0000
61*91f16700Schasinglulu 
62*91f16700Schasinglulu #undef NXP_GICR_ADDR
63*91f16700Schasinglulu #define NXP_GICR_ADDR			0x06040000
64*91f16700Schasinglulu 
65*91f16700Schasinglulu #undef NXP_GICR_SGI_ADDR
66*91f16700Schasinglulu #define NXP_GICR_SGI_ADDR		0x06050000
67*91f16700Schasinglulu 
68*91f16700Schasinglulu /* EPU register offsets and values */
69*91f16700Schasinglulu #define EPU_EPGCR_OFFSET              0x0
70*91f16700Schasinglulu #define EPU_EPIMCR10_OFFSET           0x128
71*91f16700Schasinglulu #define EPU_EPCTR10_OFFSET            0xa28
72*91f16700Schasinglulu #define EPU_EPCCR10_OFFSET            0x828
73*91f16700Schasinglulu #define EPU_EPCCR10_VAL               0xb2800000
74*91f16700Schasinglulu #define EPU_EPIMCR10_VAL              0xba000000
75*91f16700Schasinglulu #define EPU_EPCTR10_VAL               0x0
76*91f16700Schasinglulu #define EPU_EPGCR_VAL                 (1 << 31)
77*91f16700Schasinglulu 
78*91f16700Schasinglulu /* PORSR1 */
79*91f16700Schasinglulu #define PORSR1_RCW_MASK		0x07800000
80*91f16700Schasinglulu #define PORSR1_RCW_SHIFT	23
81*91f16700Schasinglulu 
82*91f16700Schasinglulu #define SDHC1_VAL		0x8
83*91f16700Schasinglulu #define SDHC2_VAL		0x9
84*91f16700Schasinglulu #define I2C1_VAL		0xa
85*91f16700Schasinglulu #define FLEXSPI_NAND2K_VAL	0xc
86*91f16700Schasinglulu #define FLEXSPI_NAND4K_VAL	0xd
87*91f16700Schasinglulu #define FLEXSPI_NOR		0xf
88*91f16700Schasinglulu 
89*91f16700Schasinglulu /*
90*91f16700Schasinglulu  * Required LS standard platform porting definitions
91*91f16700Schasinglulu  * for CCI-400
92*91f16700Schasinglulu  */
93*91f16700Schasinglulu #define NXP_CCI_CLUSTER0_SL_IFACE_IX	4
94*91f16700Schasinglulu 
95*91f16700Schasinglulu /* Defines required for using XLAT tables from ARM common code */
96*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 40)
97*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 40)
98*91f16700Schasinglulu 
99*91f16700Schasinglulu /* Clock Divisors */
100*91f16700Schasinglulu #define NXP_PLATFORM_CLK_DIVIDER	1
101*91f16700Schasinglulu #define NXP_UART_CLK_DIVIDER		2
102*91f16700Schasinglulu 
103*91f16700Schasinglulu /* dcfg register offsets and values */
104*91f16700Schasinglulu #define DCFG_DEVDISR2_ENETC		(1 << 31)
105*91f16700Schasinglulu 
106*91f16700Schasinglulu #define MPIDR_AFFINITY0_MASK		0x00FF
107*91f16700Schasinglulu #define MPIDR_AFFINITY1_MASK		0xFF00
108*91f16700Schasinglulu #define CPUECTLR_DISABLE_TWALK_PREFETCH	0x4000000000
109*91f16700Schasinglulu #define CPUECTLR_INS_PREFETCH_MASK	0x1800000000
110*91f16700Schasinglulu #define CPUECTLR_DAT_PREFETCH_MASK	0x0300000000
111*91f16700Schasinglulu #define OSDLR_EL1_DLK_LOCK		0x1
112*91f16700Schasinglulu #define CNTP_CTL_EL0_EN			0x1
113*91f16700Schasinglulu #define CNTP_CTL_EL0_IMASK		0x2
114*91f16700Schasinglulu 
115*91f16700Schasinglulu #define SYSTEM_PWR_DOMAINS	1
116*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS	(PLATFORM_CORE_COUNT + \
117*91f16700Schasinglulu 				 NUMBER_OF_CLUSTERS  + \
118*91f16700Schasinglulu 				 SYSTEM_PWR_DOMAINS)
119*91f16700Schasinglulu 
120*91f16700Schasinglulu /* Power state coordination occurs at the system level */
121*91f16700Schasinglulu #define PLAT_PD_COORD_LVL	MPIDR_AFFLVL2
122*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL	PLAT_PD_COORD_LVL
123*91f16700Schasinglulu 
124*91f16700Schasinglulu /* Local power state for power domains in Run state */
125*91f16700Schasinglulu #define LS_LOCAL_STATE_RUN	PSCI_LOCAL_STATE_RUN
126*91f16700Schasinglulu 
127*91f16700Schasinglulu /* define retention state */
128*91f16700Schasinglulu #define PLAT_MAX_RET_STATE	(PSCI_LOCAL_STATE_RUN + 1)
129*91f16700Schasinglulu #define LS_LOCAL_STATE_RET	PLAT_MAX_RET_STATE
130*91f16700Schasinglulu 
131*91f16700Schasinglulu /* define power-down state */
132*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE	(PLAT_MAX_RET_STATE + 1)
133*91f16700Schasinglulu #define LS_LOCAL_STATE_OFF	PLAT_MAX_OFF_STATE
134*91f16700Schasinglulu 
135*91f16700Schasinglulu /* One cache line needed for bakery locks on ARM platforms */
136*91f16700Schasinglulu #define PLAT_PERCPU_BAKERY_LOCK_SIZE	(1 * CACHE_WRITEBACK_GRANULE)
137*91f16700Schasinglulu 
138*91f16700Schasinglulu #ifndef __ASSEMBLER__
139*91f16700Schasinglulu /* CCI slave interfaces */
140*91f16700Schasinglulu static const int cci_map[] = {
141*91f16700Schasinglulu 	NXP_CCI_CLUSTER0_SL_IFACE_IX,
142*91f16700Schasinglulu };
143*91f16700Schasinglulu void soc_init_lowlevel(void);
144*91f16700Schasinglulu void soc_init_percpu(void);
145*91f16700Schasinglulu void _soc_set_start_addr(unsigned long addr);
146*91f16700Schasinglulu void _set_platform_security(void);
147*91f16700Schasinglulu #endif
148*91f16700Schasinglulu 
149*91f16700Schasinglulu #endif /* SOC_H */
150