1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2018-2021 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #include <assert.h> 9*91f16700Schasinglulu #include <endian.h> 10*91f16700Schasinglulu #include <string.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <common/debug.h> 13*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h> 14*91f16700Schasinglulu #include <drivers/io/io_block.h> 15*91f16700Schasinglulu #include <drivers/io/io_driver.h> 16*91f16700Schasinglulu #include <drivers/io/io_fip.h> 17*91f16700Schasinglulu #include <drivers/io/io_memmap.h> 18*91f16700Schasinglulu #include <drivers/io/io_storage.h> 19*91f16700Schasinglulu #ifdef FLEXSPI_NOR_BOOT 20*91f16700Schasinglulu #include <flexspi_nor.h> 21*91f16700Schasinglulu #endif 22*91f16700Schasinglulu #if defined(NAND_BOOT) 23*91f16700Schasinglulu #include <ifc_nand.h> 24*91f16700Schasinglulu #endif 25*91f16700Schasinglulu #if defined(NOR_BOOT) 26*91f16700Schasinglulu #include <ifc_nor.h> 27*91f16700Schasinglulu #endif 28*91f16700Schasinglulu #if defined(QSPI_BOOT) 29*91f16700Schasinglulu #include <qspi.h> 30*91f16700Schasinglulu #endif 31*91f16700Schasinglulu #if defined(SD_BOOT) || defined(EMMC_BOOT) 32*91f16700Schasinglulu #include <sd_mmc.h> 33*91f16700Schasinglulu #endif 34*91f16700Schasinglulu #include <tools_share/firmware_image_package.h> 35*91f16700Schasinglulu 36*91f16700Schasinglulu #ifdef CONFIG_DDR_FIP_IMAGE 37*91f16700Schasinglulu #include <ddr_io_storage.h> 38*91f16700Schasinglulu #endif 39*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION 40*91f16700Schasinglulu #include <fuse_io.h> 41*91f16700Schasinglulu #endif 42*91f16700Schasinglulu #include "plat_common.h" 43*91f16700Schasinglulu #include "platform_def.h" 44*91f16700Schasinglulu 45*91f16700Schasinglulu uint32_t fip_device; 46*91f16700Schasinglulu /* IO devices */ 47*91f16700Schasinglulu uintptr_t backend_dev_handle; 48*91f16700Schasinglulu 49*91f16700Schasinglulu static const io_dev_connector_t *fip_dev_con; 50*91f16700Schasinglulu static uintptr_t fip_dev_handle; 51*91f16700Schasinglulu static const io_dev_connector_t *backend_dev_con; 52*91f16700Schasinglulu 53*91f16700Schasinglulu static io_block_spec_t fip_block_spec = { 54*91f16700Schasinglulu .offset = PLAT_FIP_OFFSET, 55*91f16700Schasinglulu .length = PLAT_FIP_MAX_SIZE 56*91f16700Schasinglulu }; 57*91f16700Schasinglulu 58*91f16700Schasinglulu static const io_uuid_spec_t bl2_uuid_spec = { 59*91f16700Schasinglulu .uuid = UUID_TRUSTED_BOOT_FIRMWARE_BL2, 60*91f16700Schasinglulu }; 61*91f16700Schasinglulu 62*91f16700Schasinglulu static const io_uuid_spec_t fuse_bl2_uuid_spec = { 63*91f16700Schasinglulu .uuid = UUID_SCP_FIRMWARE_SCP_BL2, 64*91f16700Schasinglulu }; 65*91f16700Schasinglulu 66*91f16700Schasinglulu static const io_uuid_spec_t bl31_uuid_spec = { 67*91f16700Schasinglulu .uuid = UUID_EL3_RUNTIME_FIRMWARE_BL31, 68*91f16700Schasinglulu }; 69*91f16700Schasinglulu 70*91f16700Schasinglulu static const io_uuid_spec_t bl32_uuid_spec = { 71*91f16700Schasinglulu .uuid = UUID_SECURE_PAYLOAD_BL32, 72*91f16700Schasinglulu }; 73*91f16700Schasinglulu 74*91f16700Schasinglulu static const io_uuid_spec_t bl33_uuid_spec = { 75*91f16700Schasinglulu .uuid = UUID_NON_TRUSTED_FIRMWARE_BL33, 76*91f16700Schasinglulu }; 77*91f16700Schasinglulu 78*91f16700Schasinglulu static const io_uuid_spec_t tb_fw_config_uuid_spec = { 79*91f16700Schasinglulu .uuid = UUID_TB_FW_CONFIG, 80*91f16700Schasinglulu }; 81*91f16700Schasinglulu 82*91f16700Schasinglulu static const io_uuid_spec_t hw_config_uuid_spec = { 83*91f16700Schasinglulu .uuid = UUID_HW_CONFIG, 84*91f16700Schasinglulu }; 85*91f16700Schasinglulu 86*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT 87*91f16700Schasinglulu static const io_uuid_spec_t tb_fw_cert_uuid_spec = { 88*91f16700Schasinglulu .uuid = UUID_TRUSTED_BOOT_FW_CERT, 89*91f16700Schasinglulu }; 90*91f16700Schasinglulu 91*91f16700Schasinglulu static const io_uuid_spec_t trusted_key_cert_uuid_spec = { 92*91f16700Schasinglulu .uuid = UUID_TRUSTED_KEY_CERT, 93*91f16700Schasinglulu }; 94*91f16700Schasinglulu 95*91f16700Schasinglulu static const io_uuid_spec_t fuse_key_cert_uuid_spec = { 96*91f16700Schasinglulu .uuid = UUID_SCP_FW_KEY_CERT, 97*91f16700Schasinglulu }; 98*91f16700Schasinglulu 99*91f16700Schasinglulu static const io_uuid_spec_t soc_fw_key_cert_uuid_spec = { 100*91f16700Schasinglulu .uuid = UUID_SOC_FW_KEY_CERT, 101*91f16700Schasinglulu }; 102*91f16700Schasinglulu 103*91f16700Schasinglulu static const io_uuid_spec_t tos_fw_key_cert_uuid_spec = { 104*91f16700Schasinglulu .uuid = UUID_TRUSTED_OS_FW_KEY_CERT, 105*91f16700Schasinglulu }; 106*91f16700Schasinglulu 107*91f16700Schasinglulu static const io_uuid_spec_t nt_fw_key_cert_uuid_spec = { 108*91f16700Schasinglulu .uuid = UUID_NON_TRUSTED_FW_KEY_CERT, 109*91f16700Schasinglulu }; 110*91f16700Schasinglulu 111*91f16700Schasinglulu static const io_uuid_spec_t fuse_cert_uuid_spec = { 112*91f16700Schasinglulu .uuid = UUID_SCP_FW_CONTENT_CERT, 113*91f16700Schasinglulu }; 114*91f16700Schasinglulu 115*91f16700Schasinglulu static const io_uuid_spec_t soc_fw_cert_uuid_spec = { 116*91f16700Schasinglulu .uuid = UUID_SOC_FW_CONTENT_CERT, 117*91f16700Schasinglulu }; 118*91f16700Schasinglulu 119*91f16700Schasinglulu static const io_uuid_spec_t tos_fw_cert_uuid_spec = { 120*91f16700Schasinglulu .uuid = UUID_TRUSTED_OS_FW_CONTENT_CERT, 121*91f16700Schasinglulu }; 122*91f16700Schasinglulu 123*91f16700Schasinglulu static const io_uuid_spec_t nt_fw_cert_uuid_spec = { 124*91f16700Schasinglulu .uuid = UUID_NON_TRUSTED_FW_CONTENT_CERT, 125*91f16700Schasinglulu }; 126*91f16700Schasinglulu #endif /* TRUSTED_BOARD_BOOT */ 127*91f16700Schasinglulu 128*91f16700Schasinglulu static int open_fip(const uintptr_t spec); 129*91f16700Schasinglulu 130*91f16700Schasinglulu struct plat_io_policy { 131*91f16700Schasinglulu uintptr_t *dev_handle; 132*91f16700Schasinglulu uintptr_t image_spec; 133*91f16700Schasinglulu int (*check)(const uintptr_t spec); 134*91f16700Schasinglulu }; 135*91f16700Schasinglulu 136*91f16700Schasinglulu /* By default, ARM platforms load images from the FIP */ 137*91f16700Schasinglulu static const struct plat_io_policy policies[] = { 138*91f16700Schasinglulu [FIP_IMAGE_ID] = { 139*91f16700Schasinglulu &backend_dev_handle, 140*91f16700Schasinglulu (uintptr_t)&fip_block_spec, 141*91f16700Schasinglulu open_backend 142*91f16700Schasinglulu }, 143*91f16700Schasinglulu [BL2_IMAGE_ID] = { 144*91f16700Schasinglulu &fip_dev_handle, 145*91f16700Schasinglulu (uintptr_t)&bl2_uuid_spec, 146*91f16700Schasinglulu open_fip 147*91f16700Schasinglulu }, 148*91f16700Schasinglulu [SCP_BL2_IMAGE_ID] = { 149*91f16700Schasinglulu &fip_dev_handle, 150*91f16700Schasinglulu (uintptr_t)&fuse_bl2_uuid_spec, 151*91f16700Schasinglulu open_fip 152*91f16700Schasinglulu }, 153*91f16700Schasinglulu [BL31_IMAGE_ID] = { 154*91f16700Schasinglulu &fip_dev_handle, 155*91f16700Schasinglulu (uintptr_t)&bl31_uuid_spec, 156*91f16700Schasinglulu open_fip 157*91f16700Schasinglulu }, 158*91f16700Schasinglulu [BL32_IMAGE_ID] = { 159*91f16700Schasinglulu &fip_dev_handle, 160*91f16700Schasinglulu (uintptr_t)&bl32_uuid_spec, 161*91f16700Schasinglulu open_fip 162*91f16700Schasinglulu }, 163*91f16700Schasinglulu [BL33_IMAGE_ID] = { 164*91f16700Schasinglulu &fip_dev_handle, 165*91f16700Schasinglulu (uintptr_t)&bl33_uuid_spec, 166*91f16700Schasinglulu open_fip 167*91f16700Schasinglulu }, 168*91f16700Schasinglulu [TB_FW_CONFIG_ID] = { 169*91f16700Schasinglulu &fip_dev_handle, 170*91f16700Schasinglulu (uintptr_t)&tb_fw_config_uuid_spec, 171*91f16700Schasinglulu open_fip 172*91f16700Schasinglulu }, 173*91f16700Schasinglulu [HW_CONFIG_ID] = { 174*91f16700Schasinglulu &fip_dev_handle, 175*91f16700Schasinglulu (uintptr_t)&hw_config_uuid_spec, 176*91f16700Schasinglulu open_fip 177*91f16700Schasinglulu }, 178*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT 179*91f16700Schasinglulu [TRUSTED_BOOT_FW_CERT_ID] = { 180*91f16700Schasinglulu &fip_dev_handle, 181*91f16700Schasinglulu (uintptr_t)&tb_fw_cert_uuid_spec, 182*91f16700Schasinglulu open_fip 183*91f16700Schasinglulu }, 184*91f16700Schasinglulu [TRUSTED_KEY_CERT_ID] = { 185*91f16700Schasinglulu &fip_dev_handle, 186*91f16700Schasinglulu (uintptr_t)&trusted_key_cert_uuid_spec, 187*91f16700Schasinglulu open_fip 188*91f16700Schasinglulu }, 189*91f16700Schasinglulu [SCP_FW_KEY_CERT_ID] = { 190*91f16700Schasinglulu &fip_dev_handle, 191*91f16700Schasinglulu (uintptr_t)&fuse_key_cert_uuid_spec, 192*91f16700Schasinglulu open_fip 193*91f16700Schasinglulu }, 194*91f16700Schasinglulu [SOC_FW_KEY_CERT_ID] = { 195*91f16700Schasinglulu &fip_dev_handle, 196*91f16700Schasinglulu (uintptr_t)&soc_fw_key_cert_uuid_spec, 197*91f16700Schasinglulu open_fip 198*91f16700Schasinglulu }, 199*91f16700Schasinglulu [TRUSTED_OS_FW_KEY_CERT_ID] = { 200*91f16700Schasinglulu &fip_dev_handle, 201*91f16700Schasinglulu (uintptr_t)&tos_fw_key_cert_uuid_spec, 202*91f16700Schasinglulu open_fip 203*91f16700Schasinglulu }, 204*91f16700Schasinglulu [NON_TRUSTED_FW_KEY_CERT_ID] = { 205*91f16700Schasinglulu &fip_dev_handle, 206*91f16700Schasinglulu (uintptr_t)&nt_fw_key_cert_uuid_spec, 207*91f16700Schasinglulu open_fip 208*91f16700Schasinglulu }, 209*91f16700Schasinglulu [SCP_FW_CONTENT_CERT_ID] = { 210*91f16700Schasinglulu &fip_dev_handle, 211*91f16700Schasinglulu (uintptr_t)&fuse_cert_uuid_spec, 212*91f16700Schasinglulu open_fip 213*91f16700Schasinglulu }, 214*91f16700Schasinglulu [SOC_FW_CONTENT_CERT_ID] = { 215*91f16700Schasinglulu &fip_dev_handle, 216*91f16700Schasinglulu (uintptr_t)&soc_fw_cert_uuid_spec, 217*91f16700Schasinglulu open_fip 218*91f16700Schasinglulu }, 219*91f16700Schasinglulu [TRUSTED_OS_FW_CONTENT_CERT_ID] = { 220*91f16700Schasinglulu &fip_dev_handle, 221*91f16700Schasinglulu (uintptr_t)&tos_fw_cert_uuid_spec, 222*91f16700Schasinglulu open_fip 223*91f16700Schasinglulu }, 224*91f16700Schasinglulu [NON_TRUSTED_FW_CONTENT_CERT_ID] = { 225*91f16700Schasinglulu &fip_dev_handle, 226*91f16700Schasinglulu (uintptr_t)&nt_fw_cert_uuid_spec, 227*91f16700Schasinglulu open_fip 228*91f16700Schasinglulu }, 229*91f16700Schasinglulu #endif /* TRUSTED_BOARD_BOOT */ 230*91f16700Schasinglulu }; 231*91f16700Schasinglulu 232*91f16700Schasinglulu 233*91f16700Schasinglulu /* Weak definitions may be overridden in specific ARM standard platform */ 234*91f16700Schasinglulu #pragma weak plat_io_setup 235*91f16700Schasinglulu 236*91f16700Schasinglulu /* 237*91f16700Schasinglulu * Return an IO device handle and specification which can be used to access 238*91f16700Schasinglulu */ 239*91f16700Schasinglulu static int open_fip(const uintptr_t spec) 240*91f16700Schasinglulu { 241*91f16700Schasinglulu int result; 242*91f16700Schasinglulu uintptr_t local_image_handle; 243*91f16700Schasinglulu 244*91f16700Schasinglulu /* See if a Firmware Image Package is available */ 245*91f16700Schasinglulu result = io_dev_init(fip_dev_handle, (uintptr_t)FIP_IMAGE_ID); 246*91f16700Schasinglulu if (result == 0) { 247*91f16700Schasinglulu result = io_open(fip_dev_handle, spec, &local_image_handle); 248*91f16700Schasinglulu if (result == 0) { 249*91f16700Schasinglulu VERBOSE("Using FIP\n"); 250*91f16700Schasinglulu io_close(local_image_handle); 251*91f16700Schasinglulu } 252*91f16700Schasinglulu } 253*91f16700Schasinglulu return result; 254*91f16700Schasinglulu } 255*91f16700Schasinglulu 256*91f16700Schasinglulu 257*91f16700Schasinglulu int open_backend(const uintptr_t spec) 258*91f16700Schasinglulu { 259*91f16700Schasinglulu int result; 260*91f16700Schasinglulu uintptr_t local_image_handle; 261*91f16700Schasinglulu 262*91f16700Schasinglulu result = io_dev_init(backend_dev_handle, (uintptr_t)NULL); 263*91f16700Schasinglulu if (result == 0) { 264*91f16700Schasinglulu result = io_open(backend_dev_handle, spec, &local_image_handle); 265*91f16700Schasinglulu if (result == 0) { 266*91f16700Schasinglulu io_close(local_image_handle); 267*91f16700Schasinglulu } 268*91f16700Schasinglulu } 269*91f16700Schasinglulu return result; 270*91f16700Schasinglulu } 271*91f16700Schasinglulu 272*91f16700Schasinglulu #if defined(SD_BOOT) || defined(EMMC_BOOT) || defined(NAND_BOOT) 273*91f16700Schasinglulu static int plat_io_block_setup(size_t fip_offset, uintptr_t block_dev_spec) 274*91f16700Schasinglulu { 275*91f16700Schasinglulu int io_result; 276*91f16700Schasinglulu 277*91f16700Schasinglulu fip_block_spec.offset = fip_offset; 278*91f16700Schasinglulu 279*91f16700Schasinglulu io_result = register_io_dev_block(&backend_dev_con); 280*91f16700Schasinglulu assert(io_result == 0); 281*91f16700Schasinglulu 282*91f16700Schasinglulu /* Open connections to devices and cache the handles */ 283*91f16700Schasinglulu io_result = io_dev_open(backend_dev_con, block_dev_spec, 284*91f16700Schasinglulu &backend_dev_handle); 285*91f16700Schasinglulu assert(io_result == 0); 286*91f16700Schasinglulu 287*91f16700Schasinglulu return io_result; 288*91f16700Schasinglulu } 289*91f16700Schasinglulu #endif 290*91f16700Schasinglulu 291*91f16700Schasinglulu #if defined(FLEXSPI_NOR_BOOT) || defined(QSPI_BOOT) || defined(NOR_BOOT) 292*91f16700Schasinglulu static int plat_io_memmap_setup(size_t fip_offset) 293*91f16700Schasinglulu { 294*91f16700Schasinglulu int io_result; 295*91f16700Schasinglulu 296*91f16700Schasinglulu fip_block_spec.offset = fip_offset; 297*91f16700Schasinglulu 298*91f16700Schasinglulu io_result = register_io_dev_memmap(&backend_dev_con); 299*91f16700Schasinglulu assert(io_result == 0); 300*91f16700Schasinglulu 301*91f16700Schasinglulu /* Open connections to devices and cache the handles */ 302*91f16700Schasinglulu io_result = io_dev_open(backend_dev_con, (uintptr_t)NULL, 303*91f16700Schasinglulu &backend_dev_handle); 304*91f16700Schasinglulu assert(io_result == 0); 305*91f16700Schasinglulu 306*91f16700Schasinglulu return io_result; 307*91f16700Schasinglulu } 308*91f16700Schasinglulu #endif 309*91f16700Schasinglulu 310*91f16700Schasinglulu static int ls_io_fip_setup(unsigned int boot_dev) 311*91f16700Schasinglulu { 312*91f16700Schasinglulu int io_result; 313*91f16700Schasinglulu 314*91f16700Schasinglulu io_result = register_io_dev_fip(&fip_dev_con); 315*91f16700Schasinglulu assert(io_result == 0); 316*91f16700Schasinglulu 317*91f16700Schasinglulu /* Open connections to devices and cache the handles */ 318*91f16700Schasinglulu io_result = io_dev_open(fip_dev_con, (uintptr_t)&fip_device, 319*91f16700Schasinglulu &fip_dev_handle); 320*91f16700Schasinglulu assert(io_result == 0); 321*91f16700Schasinglulu 322*91f16700Schasinglulu #ifdef CONFIG_DDR_FIP_IMAGE 323*91f16700Schasinglulu /* Open connection to DDR FIP image if available */ 324*91f16700Schasinglulu io_result = ddr_fip_setup(fip_dev_con, boot_dev); 325*91f16700Schasinglulu 326*91f16700Schasinglulu assert(io_result == 0); 327*91f16700Schasinglulu #endif 328*91f16700Schasinglulu 329*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION 330*91f16700Schasinglulu /* Open connection to FUSE FIP image if available */ 331*91f16700Schasinglulu io_result = fuse_fip_setup(fip_dev_con, boot_dev); 332*91f16700Schasinglulu 333*91f16700Schasinglulu assert(io_result == 0); 334*91f16700Schasinglulu #endif 335*91f16700Schasinglulu 336*91f16700Schasinglulu return io_result; 337*91f16700Schasinglulu } 338*91f16700Schasinglulu 339*91f16700Schasinglulu int ls_qspi_io_setup(void) 340*91f16700Schasinglulu { 341*91f16700Schasinglulu #ifdef QSPI_BOOT 342*91f16700Schasinglulu qspi_io_setup(NXP_QSPI_FLASH_ADDR, 343*91f16700Schasinglulu NXP_QSPI_FLASH_SIZE, 344*91f16700Schasinglulu PLAT_FIP_OFFSET); 345*91f16700Schasinglulu return plat_io_memmap_setup(NXP_QSPI_FLASH_ADDR + PLAT_FIP_OFFSET); 346*91f16700Schasinglulu #else 347*91f16700Schasinglulu ERROR("QSPI driver not present. Check your BUILD\n"); 348*91f16700Schasinglulu 349*91f16700Schasinglulu /* Should never reach here */ 350*91f16700Schasinglulu assert(false); 351*91f16700Schasinglulu return -1; 352*91f16700Schasinglulu #endif 353*91f16700Schasinglulu } 354*91f16700Schasinglulu 355*91f16700Schasinglulu int emmc_sdhc2_io_setup(void) 356*91f16700Schasinglulu { 357*91f16700Schasinglulu #if defined(EMMC_BOOT) && defined(NXP_ESDHC2_ADDR) 358*91f16700Schasinglulu uintptr_t block_dev_spec; 359*91f16700Schasinglulu int ret; 360*91f16700Schasinglulu 361*91f16700Schasinglulu ret = sd_emmc_init(&block_dev_spec, 362*91f16700Schasinglulu NXP_ESDHC2_ADDR, 363*91f16700Schasinglulu NXP_SD_BLOCK_BUF_ADDR, 364*91f16700Schasinglulu NXP_SD_BLOCK_BUF_SIZE, 365*91f16700Schasinglulu false); 366*91f16700Schasinglulu if (ret != 0) { 367*91f16700Schasinglulu return ret; 368*91f16700Schasinglulu } 369*91f16700Schasinglulu 370*91f16700Schasinglulu return plat_io_block_setup(PLAT_FIP_OFFSET, block_dev_spec); 371*91f16700Schasinglulu #else 372*91f16700Schasinglulu ERROR("EMMC driver not present. Check your BUILD\n"); 373*91f16700Schasinglulu 374*91f16700Schasinglulu /* Should never reach here */ 375*91f16700Schasinglulu assert(false); 376*91f16700Schasinglulu return -1; 377*91f16700Schasinglulu #endif 378*91f16700Schasinglulu } 379*91f16700Schasinglulu 380*91f16700Schasinglulu int emmc_io_setup(void) 381*91f16700Schasinglulu { 382*91f16700Schasinglulu /* On the platforms which only has one ESDHC controller, 383*91f16700Schasinglulu * eMMC-boot will use the first ESDHC controller. 384*91f16700Schasinglulu */ 385*91f16700Schasinglulu #if defined(SD_BOOT) || defined(EMMC_BOOT) 386*91f16700Schasinglulu uintptr_t block_dev_spec; 387*91f16700Schasinglulu int ret; 388*91f16700Schasinglulu 389*91f16700Schasinglulu ret = sd_emmc_init(&block_dev_spec, 390*91f16700Schasinglulu NXP_ESDHC_ADDR, 391*91f16700Schasinglulu NXP_SD_BLOCK_BUF_ADDR, 392*91f16700Schasinglulu NXP_SD_BLOCK_BUF_SIZE, 393*91f16700Schasinglulu true); 394*91f16700Schasinglulu if (ret != 0) { 395*91f16700Schasinglulu return ret; 396*91f16700Schasinglulu } 397*91f16700Schasinglulu 398*91f16700Schasinglulu return plat_io_block_setup(PLAT_FIP_OFFSET, block_dev_spec); 399*91f16700Schasinglulu #else 400*91f16700Schasinglulu ERROR("SD driver not present. Check your BUILD\n"); 401*91f16700Schasinglulu 402*91f16700Schasinglulu /* Should never reach here */ 403*91f16700Schasinglulu assert(false); 404*91f16700Schasinglulu return -1; 405*91f16700Schasinglulu #endif 406*91f16700Schasinglulu } 407*91f16700Schasinglulu 408*91f16700Schasinglulu int ifc_nor_io_setup(void) 409*91f16700Schasinglulu { 410*91f16700Schasinglulu #if defined(NOR_BOOT) 411*91f16700Schasinglulu int ret; 412*91f16700Schasinglulu 413*91f16700Schasinglulu ret = ifc_nor_init(NXP_NOR_FLASH_ADDR, 414*91f16700Schasinglulu NXP_NOR_FLASH_SIZE); 415*91f16700Schasinglulu 416*91f16700Schasinglulu if (ret != 0) { 417*91f16700Schasinglulu return ret; 418*91f16700Schasinglulu } 419*91f16700Schasinglulu 420*91f16700Schasinglulu return plat_io_memmap_setup(NXP_NOR_FLASH_ADDR + PLAT_FIP_OFFSET); 421*91f16700Schasinglulu #else 422*91f16700Schasinglulu ERROR("NOR driver not present. Check your BUILD\n"); 423*91f16700Schasinglulu 424*91f16700Schasinglulu /* Should never reach here */ 425*91f16700Schasinglulu assert(false); 426*91f16700Schasinglulu return -1; 427*91f16700Schasinglulu #endif 428*91f16700Schasinglulu } 429*91f16700Schasinglulu 430*91f16700Schasinglulu int ifc_nand_io_setup(void) 431*91f16700Schasinglulu { 432*91f16700Schasinglulu #if defined(NAND_BOOT) 433*91f16700Schasinglulu uintptr_t block_dev_spec; 434*91f16700Schasinglulu int ret; 435*91f16700Schasinglulu 436*91f16700Schasinglulu ret = ifc_nand_init(&block_dev_spec, 437*91f16700Schasinglulu NXP_IFC_REGION_ADDR, 438*91f16700Schasinglulu NXP_IFC_ADDR, 439*91f16700Schasinglulu NXP_IFC_SRAM_BUFFER_SIZE, 440*91f16700Schasinglulu NXP_SD_BLOCK_BUF_ADDR, 441*91f16700Schasinglulu NXP_SD_BLOCK_BUF_SIZE); 442*91f16700Schasinglulu if (ret != 0) { 443*91f16700Schasinglulu return ret; 444*91f16700Schasinglulu } 445*91f16700Schasinglulu 446*91f16700Schasinglulu return plat_io_block_setup(PLAT_FIP_OFFSET, block_dev_spec); 447*91f16700Schasinglulu #else 448*91f16700Schasinglulu 449*91f16700Schasinglulu ERROR("NAND driver not present. Check your BUILD\n"); 450*91f16700Schasinglulu 451*91f16700Schasinglulu /* Should never reach here */ 452*91f16700Schasinglulu assert(false); 453*91f16700Schasinglulu return -1; 454*91f16700Schasinglulu #endif 455*91f16700Schasinglulu } 456*91f16700Schasinglulu 457*91f16700Schasinglulu int ls_flexspi_nor_io_setup(void) 458*91f16700Schasinglulu { 459*91f16700Schasinglulu #ifdef FLEXSPI_NOR_BOOT 460*91f16700Schasinglulu int ret = 0; 461*91f16700Schasinglulu 462*91f16700Schasinglulu ret = flexspi_nor_io_setup(NXP_FLEXSPI_FLASH_ADDR, 463*91f16700Schasinglulu NXP_FLEXSPI_FLASH_SIZE, 464*91f16700Schasinglulu NXP_FLEXSPI_ADDR); 465*91f16700Schasinglulu 466*91f16700Schasinglulu if (ret != 0) { 467*91f16700Schasinglulu ERROR("FlexSPI NOR driver initialization error.\n"); 468*91f16700Schasinglulu /* Should never reach here */ 469*91f16700Schasinglulu assert(0); 470*91f16700Schasinglulu panic(); 471*91f16700Schasinglulu return -1; 472*91f16700Schasinglulu } 473*91f16700Schasinglulu 474*91f16700Schasinglulu return plat_io_memmap_setup(NXP_FLEXSPI_FLASH_ADDR + PLAT_FIP_OFFSET); 475*91f16700Schasinglulu #else 476*91f16700Schasinglulu ERROR("FlexSPI NOR driver not present. Check your BUILD\n"); 477*91f16700Schasinglulu 478*91f16700Schasinglulu /* Should never reach here */ 479*91f16700Schasinglulu assert(false); 480*91f16700Schasinglulu return -1; 481*91f16700Schasinglulu #endif 482*91f16700Schasinglulu } 483*91f16700Schasinglulu 484*91f16700Schasinglulu static int (* const ls_io_setup_table[])(void) = { 485*91f16700Schasinglulu [BOOT_DEVICE_IFC_NOR] = ifc_nor_io_setup, 486*91f16700Schasinglulu [BOOT_DEVICE_IFC_NAND] = ifc_nand_io_setup, 487*91f16700Schasinglulu [BOOT_DEVICE_QSPI] = ls_qspi_io_setup, 488*91f16700Schasinglulu [BOOT_DEVICE_EMMC] = emmc_io_setup, 489*91f16700Schasinglulu [BOOT_DEVICE_SDHC2_EMMC] = emmc_sdhc2_io_setup, 490*91f16700Schasinglulu [BOOT_DEVICE_FLEXSPI_NOR] = ls_flexspi_nor_io_setup, 491*91f16700Schasinglulu [BOOT_DEVICE_FLEXSPI_NAND] = ls_flexspi_nor_io_setup, 492*91f16700Schasinglulu }; 493*91f16700Schasinglulu 494*91f16700Schasinglulu 495*91f16700Schasinglulu int plat_io_setup(void) 496*91f16700Schasinglulu { 497*91f16700Schasinglulu int (*io_setup)(void); 498*91f16700Schasinglulu unsigned int boot_dev = BOOT_DEVICE_NONE; 499*91f16700Schasinglulu int ret; 500*91f16700Schasinglulu 501*91f16700Schasinglulu boot_dev = get_boot_dev(); 502*91f16700Schasinglulu if (boot_dev == BOOT_DEVICE_NONE) { 503*91f16700Schasinglulu ERROR("Boot Device detection failed, Check RCW_SRC\n"); 504*91f16700Schasinglulu return -EINVAL; 505*91f16700Schasinglulu } 506*91f16700Schasinglulu 507*91f16700Schasinglulu io_setup = ls_io_setup_table[boot_dev]; 508*91f16700Schasinglulu ret = io_setup(); 509*91f16700Schasinglulu if (ret != 0) { 510*91f16700Schasinglulu return ret; 511*91f16700Schasinglulu } 512*91f16700Schasinglulu 513*91f16700Schasinglulu ret = ls_io_fip_setup(boot_dev); 514*91f16700Schasinglulu if (ret != 0) { 515*91f16700Schasinglulu return ret; 516*91f16700Schasinglulu } 517*91f16700Schasinglulu 518*91f16700Schasinglulu return 0; 519*91f16700Schasinglulu } 520*91f16700Schasinglulu 521*91f16700Schasinglulu 522*91f16700Schasinglulu /* Return an IO device handle and specification which can be used to access 523*91f16700Schasinglulu * an image. Use this to enforce platform load policy 524*91f16700Schasinglulu */ 525*91f16700Schasinglulu int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle, 526*91f16700Schasinglulu uintptr_t *image_spec) 527*91f16700Schasinglulu { 528*91f16700Schasinglulu int result = -1; 529*91f16700Schasinglulu const struct plat_io_policy *policy; 530*91f16700Schasinglulu 531*91f16700Schasinglulu if (image_id < ARRAY_SIZE(policies)) { 532*91f16700Schasinglulu 533*91f16700Schasinglulu policy = &policies[image_id]; 534*91f16700Schasinglulu result = policy->check(policy->image_spec); 535*91f16700Schasinglulu if (result == 0) { 536*91f16700Schasinglulu *image_spec = policy->image_spec; 537*91f16700Schasinglulu *dev_handle = *(policy->dev_handle); 538*91f16700Schasinglulu } 539*91f16700Schasinglulu } 540*91f16700Schasinglulu #ifdef CONFIG_DDR_FIP_IMAGE 541*91f16700Schasinglulu else { 542*91f16700Schasinglulu VERBOSE("Trying alternative IO\n"); 543*91f16700Schasinglulu result = plat_get_ddr_fip_image_source(image_id, dev_handle, 544*91f16700Schasinglulu image_spec, open_backend); 545*91f16700Schasinglulu } 546*91f16700Schasinglulu #endif 547*91f16700Schasinglulu #ifdef POLICY_FUSE_PROVISION 548*91f16700Schasinglulu if (result != 0) { 549*91f16700Schasinglulu VERBOSE("Trying FUSE IO\n"); 550*91f16700Schasinglulu result = plat_get_fuse_image_source(image_id, dev_handle, 551*91f16700Schasinglulu image_spec, open_backend); 552*91f16700Schasinglulu } 553*91f16700Schasinglulu #endif 554*91f16700Schasinglulu 555*91f16700Schasinglulu return result; 556*91f16700Schasinglulu } 557