1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch.h> 11*91f16700Schasinglulu #include <arch_helpers.h> 12*91f16700Schasinglulu #include <common/bl_common.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <common/runtime_svc.h> 15*91f16700Schasinglulu #include <denver.h> 16*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #include <mce.h> 19*91f16700Schasinglulu #include <memctrl.h> 20*91f16700Schasinglulu #include <t18x_ari.h> 21*91f16700Schasinglulu #include <tegra_private.h> 22*91f16700Schasinglulu 23*91f16700Schasinglulu /******************************************************************************* 24*91f16700Schasinglulu * Offset to read the ref_clk counter value 25*91f16700Schasinglulu ******************************************************************************/ 26*91f16700Schasinglulu #define REF_CLK_OFFSET 4ULL 27*91f16700Schasinglulu 28*91f16700Schasinglulu /******************************************************************************* 29*91f16700Schasinglulu * Tegra186 SiP SMCs 30*91f16700Schasinglulu ******************************************************************************/ 31*91f16700Schasinglulu #define TEGRA_SIP_GET_ACTMON_CLK_COUNTERS 0xC2FFFE02 32*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ENTER_CSTATE 0xC2FFFF00 33*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO 0xC2FFFF01 34*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME 0xC2FFFF02 35*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS 0xC2FFFF03 36*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS 0xC2FFFF04 37*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED 0xC2FFFF05 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_CC3_CTRL 0xC2FFFF07 40*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ECHO_DATA 0xC2FFFF08 41*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_READ_VERSIONS 0xC2FFFF09 42*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ENUM_FEATURES 0xC2FFFF0A 43*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS 0xC2FFFF0B 44*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ENUM_READ_MCA 0xC2FFFF0C 45*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA 0xC2FFFF0D 46*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE 0xC2FFFF0E 47*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE 0xC2FFFF0F 48*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_ENABLE_LATIC 0xC2FFFF10 49*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_UNCORE_PERFMON_REQ 0xC2FFFF11 50*91f16700Schasinglulu #define TEGRA_SIP_MCE_CMD_MISC_CCPLEX 0xC2FFFF12 51*91f16700Schasinglulu 52*91f16700Schasinglulu /******************************************************************************* 53*91f16700Schasinglulu * This function is responsible for handling all T186 SiP calls 54*91f16700Schasinglulu ******************************************************************************/ 55*91f16700Schasinglulu int32_t plat_sip_handler(uint32_t smc_fid, 56*91f16700Schasinglulu uint64_t x1, 57*91f16700Schasinglulu uint64_t x2, 58*91f16700Schasinglulu uint64_t x3, 59*91f16700Schasinglulu uint64_t x4, 60*91f16700Schasinglulu const void *cookie, 61*91f16700Schasinglulu void *handle, 62*91f16700Schasinglulu uint64_t flags) 63*91f16700Schasinglulu { 64*91f16700Schasinglulu int32_t mce_ret, ret = 0; 65*91f16700Schasinglulu uint32_t impl, cpu; 66*91f16700Schasinglulu uint32_t base, core_clk_ctr, ref_clk_ctr; 67*91f16700Schasinglulu uint32_t local_smc_fid = smc_fid; 68*91f16700Schasinglulu uint64_t local_x1 = x1, local_x2 = x2, local_x3 = x3; 69*91f16700Schasinglulu 70*91f16700Schasinglulu (void)x4; 71*91f16700Schasinglulu (void)cookie; 72*91f16700Schasinglulu (void)flags; 73*91f16700Schasinglulu 74*91f16700Schasinglulu if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) { 75*91f16700Schasinglulu /* 32-bit function, clear top parameter bits */ 76*91f16700Schasinglulu 77*91f16700Schasinglulu local_x1 = (uint32_t)x1; 78*91f16700Schasinglulu local_x2 = (uint32_t)x2; 79*91f16700Schasinglulu local_x3 = (uint32_t)x3; 80*91f16700Schasinglulu } 81*91f16700Schasinglulu 82*91f16700Schasinglulu /* 83*91f16700Schasinglulu * Convert SMC FID to SMC64, to support SMC32/SMC64 configurations 84*91f16700Schasinglulu */ 85*91f16700Schasinglulu local_smc_fid |= (SMC_64 << FUNCID_CC_SHIFT); 86*91f16700Schasinglulu 87*91f16700Schasinglulu switch (local_smc_fid) { 88*91f16700Schasinglulu /* 89*91f16700Schasinglulu * Micro Coded Engine (MCE) commands reside in the 0x82FFFF00 - 90*91f16700Schasinglulu * 0x82FFFFFF SiP SMC space 91*91f16700Schasinglulu */ 92*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ENTER_CSTATE: 93*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_UPDATE_CSTATE_INFO: 94*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_UPDATE_CROSSOVER_TIME: 95*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_READ_CSTATE_STATS: 96*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_WRITE_CSTATE_STATS: 97*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_IS_SC7_ALLOWED: 98*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_CC3_CTRL: 99*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ECHO_DATA: 100*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_READ_VERSIONS: 101*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ENUM_FEATURES: 102*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE_TRBITS: 103*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ENUM_READ_MCA: 104*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ENUM_WRITE_MCA: 105*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ROC_FLUSH_CACHE: 106*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ROC_CLEAN_CACHE: 107*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_ENABLE_LATIC: 108*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_UNCORE_PERFMON_REQ: 109*91f16700Schasinglulu case TEGRA_SIP_MCE_CMD_MISC_CCPLEX: 110*91f16700Schasinglulu 111*91f16700Schasinglulu /* clean up the high bits */ 112*91f16700Schasinglulu local_smc_fid &= MCE_CMD_MASK; 113*91f16700Schasinglulu 114*91f16700Schasinglulu /* execute the command and store the result */ 115*91f16700Schasinglulu mce_ret = mce_command_handler(local_smc_fid, local_x1, local_x2, local_x3); 116*91f16700Schasinglulu write_ctx_reg(get_gpregs_ctx(handle), 117*91f16700Schasinglulu CTX_GPREG_X0, (uint64_t)(mce_ret)); 118*91f16700Schasinglulu break; 119*91f16700Schasinglulu 120*91f16700Schasinglulu /* 121*91f16700Schasinglulu * This function ID reads the Activity monitor's core/ref clock 122*91f16700Schasinglulu * counter values for a core/cluster. 123*91f16700Schasinglulu * 124*91f16700Schasinglulu * x1 = MPIDR of the target core 125*91f16700Schasinglulu * x2 = MIDR of the target core 126*91f16700Schasinglulu */ 127*91f16700Schasinglulu case TEGRA_SIP_GET_ACTMON_CLK_COUNTERS: 128*91f16700Schasinglulu 129*91f16700Schasinglulu cpu = (uint32_t)x1 & MPIDR_CPU_MASK; 130*91f16700Schasinglulu impl = ((uint32_t)x2 >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK; 131*91f16700Schasinglulu 132*91f16700Schasinglulu /* sanity check target CPU number */ 133*91f16700Schasinglulu if (cpu > (uint32_t)PLATFORM_MAX_CPUS_PER_CLUSTER) { 134*91f16700Schasinglulu ret = -EINVAL; 135*91f16700Schasinglulu } else { 136*91f16700Schasinglulu /* get the base address for the current CPU */ 137*91f16700Schasinglulu base = (impl == DENVER_IMPL) ? TEGRA_DENVER_ACTMON_CTR_BASE : 138*91f16700Schasinglulu TEGRA_ARM_ACTMON_CTR_BASE; 139*91f16700Schasinglulu 140*91f16700Schasinglulu /* read the clock counter values */ 141*91f16700Schasinglulu core_clk_ctr = mmio_read_32(base + (8ULL * cpu)); 142*91f16700Schasinglulu ref_clk_ctr = mmio_read_32(base + (8ULL * cpu) + REF_CLK_OFFSET); 143*91f16700Schasinglulu 144*91f16700Schasinglulu /* return the counter values as two different parameters */ 145*91f16700Schasinglulu write_ctx_reg(get_gpregs_ctx(handle), 146*91f16700Schasinglulu CTX_GPREG_X1, (core_clk_ctr)); 147*91f16700Schasinglulu write_ctx_reg(get_gpregs_ctx(handle), 148*91f16700Schasinglulu CTX_GPREG_X2, (ref_clk_ctr)); 149*91f16700Schasinglulu } 150*91f16700Schasinglulu 151*91f16700Schasinglulu break; 152*91f16700Schasinglulu 153*91f16700Schasinglulu default: 154*91f16700Schasinglulu ret = -ENOTSUP; 155*91f16700Schasinglulu break; 156*91f16700Schasinglulu } 157*91f16700Schasinglulu 158*91f16700Schasinglulu return ret; 159*91f16700Schasinglulu } 160