xref: /arm-trusted-firmware/plat/nvidia/tegra/soc/t186/drivers/mce/nvg.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <errno.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <arch.h>
10*91f16700Schasinglulu #include <arch_helpers.h>
11*91f16700Schasinglulu #include <common/debug.h>
12*91f16700Schasinglulu #include <denver.h>
13*91f16700Schasinglulu #include <lib/mmio.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include <mce_private.h>
16*91f16700Schasinglulu #include <t18x_ari.h>
17*91f16700Schasinglulu #include <tegra_private.h>
18*91f16700Schasinglulu 
19*91f16700Schasinglulu int32_t nvg_enter_cstate(uint32_t ari_base, uint32_t state, uint32_t wake_time)
20*91f16700Schasinglulu {
21*91f16700Schasinglulu 	int32_t ret = 0;
22*91f16700Schasinglulu 	uint64_t val = 0ULL;
23*91f16700Schasinglulu 
24*91f16700Schasinglulu 	(void)ari_base;
25*91f16700Schasinglulu 
26*91f16700Schasinglulu 	/* check for allowed power state */
27*91f16700Schasinglulu 	if ((state != TEGRA_ARI_CORE_C0) && (state != TEGRA_ARI_CORE_C1) &&
28*91f16700Schasinglulu 	    (state != TEGRA_ARI_CORE_C6) && (state != TEGRA_ARI_CORE_C7)) {
29*91f16700Schasinglulu 		ERROR("%s: unknown cstate (%d)\n", __func__, state);
30*91f16700Schasinglulu 		ret = EINVAL;
31*91f16700Schasinglulu 	} else {
32*91f16700Schasinglulu 		/* time (TSC ticks) until the core is expected to get a wake event */
33*91f16700Schasinglulu 		nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_WAKE_TIME, wake_time);
34*91f16700Schasinglulu 
35*91f16700Schasinglulu 		/* set the core cstate */
36*91f16700Schasinglulu 		val = read_actlr_el1() & ~ACTLR_EL1_PMSTATE_MASK;
37*91f16700Schasinglulu 		write_actlr_el1(val | (uint64_t)state);
38*91f16700Schasinglulu 	}
39*91f16700Schasinglulu 
40*91f16700Schasinglulu 	return ret;
41*91f16700Schasinglulu }
42*91f16700Schasinglulu 
43*91f16700Schasinglulu /*
44*91f16700Schasinglulu  * This request allows updating of CLUSTER_CSTATE, CCPLEX_CSTATE and
45*91f16700Schasinglulu  * SYSTEM_CSTATE values.
46*91f16700Schasinglulu  */
47*91f16700Schasinglulu int32_t nvg_update_cstate_info(uint32_t ari_base, uint32_t cluster, uint32_t ccplex,
48*91f16700Schasinglulu 		uint32_t system, uint8_t sys_state_force, uint32_t wake_mask,
49*91f16700Schasinglulu 		uint8_t update_wake_mask)
50*91f16700Schasinglulu {
51*91f16700Schasinglulu 	uint64_t val = 0ULL;
52*91f16700Schasinglulu 
53*91f16700Schasinglulu 	(void)ari_base;
54*91f16700Schasinglulu 
55*91f16700Schasinglulu 	/* update CLUSTER_CSTATE? */
56*91f16700Schasinglulu 	if (cluster != 0U) {
57*91f16700Schasinglulu 		val |= ((uint64_t)cluster & CLUSTER_CSTATE_MASK) |
58*91f16700Schasinglulu 			CLUSTER_CSTATE_UPDATE_BIT;
59*91f16700Schasinglulu 	}
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	/* update CCPLEX_CSTATE? */
62*91f16700Schasinglulu 	if (ccplex != 0U) {
63*91f16700Schasinglulu 		val |= (((uint64_t)ccplex & CCPLEX_CSTATE_MASK) << CCPLEX_CSTATE_SHIFT) |
64*91f16700Schasinglulu 			CCPLEX_CSTATE_UPDATE_BIT;
65*91f16700Schasinglulu 	}
66*91f16700Schasinglulu 
67*91f16700Schasinglulu 	/* update SYSTEM_CSTATE? */
68*91f16700Schasinglulu 	if (system != 0U) {
69*91f16700Schasinglulu 		val |= (((uint64_t)system & SYSTEM_CSTATE_MASK) << SYSTEM_CSTATE_SHIFT) |
70*91f16700Schasinglulu 		       (((uint64_t)sys_state_force << SYSTEM_CSTATE_FORCE_UPDATE_SHIFT) |
71*91f16700Schasinglulu 			SYSTEM_CSTATE_UPDATE_BIT);
72*91f16700Schasinglulu 	}
73*91f16700Schasinglulu 
74*91f16700Schasinglulu 	/* update wake mask value? */
75*91f16700Schasinglulu 	if (update_wake_mask != 0U) {
76*91f16700Schasinglulu 		val |= CSTATE_WAKE_MASK_UPDATE_BIT;
77*91f16700Schasinglulu 	}
78*91f16700Schasinglulu 
79*91f16700Schasinglulu 	/* set the wake mask */
80*91f16700Schasinglulu 	val &= CSTATE_WAKE_MASK_CLEAR;
81*91f16700Schasinglulu 	val |= ((uint64_t)wake_mask << CSTATE_WAKE_MASK_SHIFT);
82*91f16700Schasinglulu 
83*91f16700Schasinglulu 	/* set the updated cstate info */
84*91f16700Schasinglulu 	nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_CSTATE_INFO, val);
85*91f16700Schasinglulu 
86*91f16700Schasinglulu 	return 0;
87*91f16700Schasinglulu }
88*91f16700Schasinglulu 
89*91f16700Schasinglulu int32_t nvg_update_crossover_time(uint32_t ari_base, uint32_t type, uint32_t time)
90*91f16700Schasinglulu {
91*91f16700Schasinglulu 	int32_t ret = 0;
92*91f16700Schasinglulu 
93*91f16700Schasinglulu 	(void)ari_base;
94*91f16700Schasinglulu 
95*91f16700Schasinglulu 	/* sanity check crossover type */
96*91f16700Schasinglulu 	if (type > TEGRA_ARI_CROSSOVER_CCP3_SC1) {
97*91f16700Schasinglulu 		ret = EINVAL;
98*91f16700Schasinglulu 	} else {
99*91f16700Schasinglulu 		/*
100*91f16700Schasinglulu 		 * The crossover threshold limit types start from
101*91f16700Schasinglulu 		 * TEGRA_CROSSOVER_TYPE_C1_C6 to TEGRA_CROSSOVER_TYPE_CCP3_SC7.
102*91f16700Schasinglulu 		 * The command indices for updating the threshold be generated
103*91f16700Schasinglulu 		 * by adding the type to the NVG_SET_THRESHOLD_CROSSOVER_C1_C6
104*91f16700Schasinglulu 		 * command index.
105*91f16700Schasinglulu 		 */
106*91f16700Schasinglulu 		nvg_set_request_data((TEGRA_NVG_CHANNEL_CROSSOVER_C1_C6 +
107*91f16700Schasinglulu 			(uint64_t)type), (uint64_t)time);
108*91f16700Schasinglulu 	}
109*91f16700Schasinglulu 
110*91f16700Schasinglulu 	return ret;
111*91f16700Schasinglulu }
112*91f16700Schasinglulu 
113*91f16700Schasinglulu uint64_t nvg_read_cstate_stats(uint32_t ari_base, uint32_t state)
114*91f16700Schasinglulu {
115*91f16700Schasinglulu 	uint64_t ret;
116*91f16700Schasinglulu 
117*91f16700Schasinglulu 	(void)ari_base;
118*91f16700Schasinglulu 
119*91f16700Schasinglulu 	/* sanity check state */
120*91f16700Schasinglulu 	if (state == 0U) {
121*91f16700Schasinglulu 		ret = EINVAL;
122*91f16700Schasinglulu 	} else {
123*91f16700Schasinglulu 		/*
124*91f16700Schasinglulu 		 * The cstate types start from NVG_READ_CSTATE_STATS_SC7_ENTRIES
125*91f16700Schasinglulu 		 * to NVG_GET_LAST_CSTATE_ENTRY_A57_3. The command indices for
126*91f16700Schasinglulu 		 * reading the threshold can be generated by adding the type to
127*91f16700Schasinglulu 		 * the NVG_CLEAR_CSTATE_STATS command index.
128*91f16700Schasinglulu 		 */
129*91f16700Schasinglulu 		nvg_set_request((TEGRA_NVG_CHANNEL_CSTATE_STATS_CLEAR +
130*91f16700Schasinglulu 				(uint64_t)state));
131*91f16700Schasinglulu 		ret = nvg_get_result();
132*91f16700Schasinglulu 	}
133*91f16700Schasinglulu 
134*91f16700Schasinglulu 	return ret;
135*91f16700Schasinglulu }
136*91f16700Schasinglulu 
137*91f16700Schasinglulu int32_t nvg_write_cstate_stats(uint32_t ari_base, uint32_t state, uint32_t stats)
138*91f16700Schasinglulu {
139*91f16700Schasinglulu 	uint64_t val;
140*91f16700Schasinglulu 
141*91f16700Schasinglulu 	(void)ari_base;
142*91f16700Schasinglulu 
143*91f16700Schasinglulu 	/*
144*91f16700Schasinglulu 	 * The only difference between a CSTATE_STATS_WRITE and
145*91f16700Schasinglulu 	 * CSTATE_STATS_READ is the usage of the 63:32 in the request.
146*91f16700Schasinglulu 	 * 63:32 are set to '0' for a read, while a write contains the
147*91f16700Schasinglulu 	 * actual stats value to be written.
148*91f16700Schasinglulu 	 */
149*91f16700Schasinglulu 	val = ((uint64_t)stats << MCE_CSTATE_STATS_TYPE_SHIFT) | state;
150*91f16700Schasinglulu 
151*91f16700Schasinglulu 	/*
152*91f16700Schasinglulu 	 * The cstate types start from NVG_READ_CSTATE_STATS_SC7_ENTRIES
153*91f16700Schasinglulu 	 * to NVG_GET_LAST_CSTATE_ENTRY_A57_3. The command indices for
154*91f16700Schasinglulu 	 * reading the threshold can be generated by adding the type to
155*91f16700Schasinglulu 	 * the NVG_CLEAR_CSTATE_STATS command index.
156*91f16700Schasinglulu 	 */
157*91f16700Schasinglulu 	nvg_set_request_data((TEGRA_NVG_CHANNEL_CSTATE_STATS_CLEAR +
158*91f16700Schasinglulu 			     (uint64_t)state), val);
159*91f16700Schasinglulu 
160*91f16700Schasinglulu 	return 0;
161*91f16700Schasinglulu }
162*91f16700Schasinglulu 
163*91f16700Schasinglulu int32_t nvg_is_ccx_allowed(uint32_t ari_base, uint32_t state, uint32_t wake_time)
164*91f16700Schasinglulu {
165*91f16700Schasinglulu 	(void)ari_base;
166*91f16700Schasinglulu 	(void)state;
167*91f16700Schasinglulu 	(void)wake_time;
168*91f16700Schasinglulu 
169*91f16700Schasinglulu 	/* This does not apply to the Denver cluster */
170*91f16700Schasinglulu 	return 0;
171*91f16700Schasinglulu }
172*91f16700Schasinglulu 
173*91f16700Schasinglulu int32_t nvg_is_sc7_allowed(uint32_t ari_base, uint32_t state, uint32_t wake_time)
174*91f16700Schasinglulu {
175*91f16700Schasinglulu 	uint64_t val;
176*91f16700Schasinglulu 	int32_t ret;
177*91f16700Schasinglulu 
178*91f16700Schasinglulu 	(void)ari_base;
179*91f16700Schasinglulu 
180*91f16700Schasinglulu 	/* check for allowed power state */
181*91f16700Schasinglulu 	if ((state != TEGRA_ARI_CORE_C0) && (state != TEGRA_ARI_CORE_C1) &&
182*91f16700Schasinglulu 	    (state != TEGRA_ARI_CORE_C6) && (state != TEGRA_ARI_CORE_C7)) {
183*91f16700Schasinglulu 		ERROR("%s: unknown cstate (%d)\n", __func__, state);
184*91f16700Schasinglulu 		ret = EINVAL;
185*91f16700Schasinglulu 	} else {
186*91f16700Schasinglulu 		/*
187*91f16700Schasinglulu 		 * Request format -
188*91f16700Schasinglulu 		 * 63:32 = wake time
189*91f16700Schasinglulu 		 * 31:0 = C-state for this core
190*91f16700Schasinglulu 		 */
191*91f16700Schasinglulu 		val = ((uint64_t)wake_time << MCE_SC7_WAKE_TIME_SHIFT) |
192*91f16700Schasinglulu 				((uint64_t)state & MCE_SC7_ALLOWED_MASK);
193*91f16700Schasinglulu 
194*91f16700Schasinglulu 		/* issue command to check if SC7 is allowed */
195*91f16700Schasinglulu 		nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_IS_SC7_ALLOWED, val);
196*91f16700Schasinglulu 
197*91f16700Schasinglulu 		/* 1 = SC7 allowed, 0 = SC7 not allowed */
198*91f16700Schasinglulu 		ret = (nvg_get_result() != 0ULL) ? 1 : 0;
199*91f16700Schasinglulu 	}
200*91f16700Schasinglulu 
201*91f16700Schasinglulu 	return ret;
202*91f16700Schasinglulu }
203*91f16700Schasinglulu 
204*91f16700Schasinglulu int32_t nvg_online_core(uint32_t ari_base, uint32_t core)
205*91f16700Schasinglulu {
206*91f16700Schasinglulu 	uint64_t cpu = read_mpidr() & MPIDR_CPU_MASK;
207*91f16700Schasinglulu 	uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
208*91f16700Schasinglulu 	int32_t ret = 0;
209*91f16700Schasinglulu 
210*91f16700Schasinglulu 	(void)ari_base;
211*91f16700Schasinglulu 
212*91f16700Schasinglulu 	/* sanity check code id */
213*91f16700Schasinglulu 	if ((core >= MCE_CORE_ID_MAX) || (cpu == core)) {
214*91f16700Schasinglulu 		ERROR("%s: unsupported core id (%d)\n", __func__, core);
215*91f16700Schasinglulu 		ret = EINVAL;
216*91f16700Schasinglulu 	} else {
217*91f16700Schasinglulu 		/*
218*91f16700Schasinglulu 		 * The Denver cluster has 2 CPUs only - 0, 1.
219*91f16700Schasinglulu 		 */
220*91f16700Schasinglulu 		if ((impl == DENVER_IMPL) && ((core == 2U) || (core == 3U))) {
221*91f16700Schasinglulu 			ERROR("%s: unknown core id (%d)\n", __func__, core);
222*91f16700Schasinglulu 			ret = EINVAL;
223*91f16700Schasinglulu 		} else {
224*91f16700Schasinglulu 			/* get a core online */
225*91f16700Schasinglulu 			nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_ONLINE_CORE,
226*91f16700Schasinglulu 				((uint64_t)core & MCE_CORE_ID_MASK));
227*91f16700Schasinglulu 		}
228*91f16700Schasinglulu 	}
229*91f16700Schasinglulu 
230*91f16700Schasinglulu 	return ret;
231*91f16700Schasinglulu }
232*91f16700Schasinglulu 
233*91f16700Schasinglulu int32_t nvg_cc3_ctrl(uint32_t ari_base, uint32_t freq, uint32_t volt, uint8_t enable)
234*91f16700Schasinglulu {
235*91f16700Schasinglulu 	uint32_t val;
236*91f16700Schasinglulu 
237*91f16700Schasinglulu 	(void)ari_base;
238*91f16700Schasinglulu 
239*91f16700Schasinglulu 	/*
240*91f16700Schasinglulu 	 * If the enable bit is cleared, Auto-CC3 will be disabled by setting
241*91f16700Schasinglulu 	 * the SW visible voltage/frequency request registers for all non
242*91f16700Schasinglulu 	 * floorswept cores valid independent of StandbyWFI and disabling
243*91f16700Schasinglulu 	 * the IDLE voltage/frequency request register. If set, Auto-CC3
244*91f16700Schasinglulu 	 * will be enabled by setting the ARM SW visible voltage/frequency
245*91f16700Schasinglulu 	 * request registers for all non floorswept cores to be enabled by
246*91f16700Schasinglulu 	 * StandbyWFI or the equivalent signal, and always keeping the IDLE
247*91f16700Schasinglulu 	 * voltage/frequency request register enabled.
248*91f16700Schasinglulu 	 */
249*91f16700Schasinglulu 	val = (((freq & MCE_AUTO_CC3_FREQ_MASK) << MCE_AUTO_CC3_FREQ_SHIFT) |
250*91f16700Schasinglulu 		((volt & MCE_AUTO_CC3_VTG_MASK) << MCE_AUTO_CC3_VTG_SHIFT) |
251*91f16700Schasinglulu 		((enable != 0U) ? MCE_AUTO_CC3_ENABLE_BIT : 0U));
252*91f16700Schasinglulu 
253*91f16700Schasinglulu 	nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_CC3_CTRL, (uint64_t)val);
254*91f16700Schasinglulu 
255*91f16700Schasinglulu 	return 0;
256*91f16700Schasinglulu }
257