xref: /arm-trusted-firmware/plat/nvidia/tegra/include/drivers/flowctrl.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4*91f16700Schasinglulu  *
5*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef FLOWCTRL_H
9*91f16700Schasinglulu #define FLOWCTRL_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <lib/mmio.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include <stdbool.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include <tegra_def.h>
16*91f16700Schasinglulu 
17*91f16700Schasinglulu #define FLOWCTRL_HALT_CPU0_EVENTS	(0x0U)
18*91f16700Schasinglulu #define  FLOWCTRL_WAITEVENT		(2U << 29)
19*91f16700Schasinglulu #define  FLOWCTRL_WAIT_FOR_INTERRUPT	(4U << 29)
20*91f16700Schasinglulu #define  FLOWCTRL_JTAG_RESUME		(1U << 28)
21*91f16700Schasinglulu #define  FLOWCTRL_HALT_SCLK		(1U << 27)
22*91f16700Schasinglulu #define  FLOWCTRL_HALT_LIC_IRQ		(1U << 11)
23*91f16700Schasinglulu #define  FLOWCTRL_HALT_LIC_FIQ		(1U << 10)
24*91f16700Schasinglulu #define  FLOWCTRL_HALT_GIC_IRQ		(1U << 9)
25*91f16700Schasinglulu #define  FLOWCTRL_HALT_GIC_FIQ		(1U << 8)
26*91f16700Schasinglulu #define FLOWCTRL_HALT_BPMP_EVENTS	(0x4U)
27*91f16700Schasinglulu #define FLOWCTRL_CPU0_CSR		(0x8U)
28*91f16700Schasinglulu #define  FLOWCTRL_CSR_HALT_MASK		(1U << 22)
29*91f16700Schasinglulu #define  FLOWCTRL_CSR_PWR_OFF_STS	(1U << 16)
30*91f16700Schasinglulu #define  FLOWCTRL_CSR_INTR_FLAG		(1U << 15)
31*91f16700Schasinglulu #define  FLOWCTRL_CSR_EVENT_FLAG	(1U << 14)
32*91f16700Schasinglulu #define  FLOWCTRL_CSR_IMMEDIATE_WAKE	(1U << 3)
33*91f16700Schasinglulu #define  FLOWCTRL_CSR_ENABLE		(1U << 0)
34*91f16700Schasinglulu #define FLOWCTRL_HALT_CPU1_EVENTS	(0x14U)
35*91f16700Schasinglulu #define FLOWCTRL_CPU1_CSR		(0x18U)
36*91f16700Schasinglulu #define FLOW_CTLR_FLOW_DBG_QUAL		(0x50U)
37*91f16700Schasinglulu #define  FLOWCTRL_FIQ2CCPLEX_ENABLE	(1U << 28)
38*91f16700Schasinglulu #define FLOWCTRL_FC_SEQ_INTERCEPT	(0x5cU)
39*91f16700Schasinglulu #define  INTERCEPT_IRQ_PENDING		(0xffU)
40*91f16700Schasinglulu #define  INTERCEPT_HVC			(U(1) << 21)
41*91f16700Schasinglulu #define  INTERCEPT_ENTRY_CC4		(U(1) << 20)
42*91f16700Schasinglulu #define  INTERCEPT_ENTRY_PG_NONCPU	(U(1) << 19)
43*91f16700Schasinglulu #define  INTERCEPT_EXIT_PG_NONCPU	(U(1) << 18)
44*91f16700Schasinglulu #define  INTERCEPT_ENTRY_RG_CPU		(U(1) << 17)
45*91f16700Schasinglulu #define  INTERCEPT_EXIT_RG_CPU		(U(1) << 16)
46*91f16700Schasinglulu #define  INTERCEPT_ENTRY_PG_CORE0	(U(1) << 15)
47*91f16700Schasinglulu #define  INTERCEPT_EXIT_PG_CORE0	(U(1) << 14)
48*91f16700Schasinglulu #define  INTERCEPT_ENTRY_PG_CORE1	(U(1) << 13)
49*91f16700Schasinglulu #define  INTERCEPT_EXIT_PG_CORE1	(U(1) << 12)
50*91f16700Schasinglulu #define  INTERCEPT_ENTRY_PG_CORE2	(U(1) << 11)
51*91f16700Schasinglulu #define  INTERCEPT_EXIT_PG_CORE2	(U(1) << 10)
52*91f16700Schasinglulu #define  INTERCEPT_ENTRY_PG_CORE3	(U(1) << 9)
53*91f16700Schasinglulu #define  INTERCEPT_EXIT_PG_CORE3	(U(1) << 8)
54*91f16700Schasinglulu #define  INTERRUPT_PENDING_NONCPU	(U(1) << 7)
55*91f16700Schasinglulu #define  INTERRUPT_PENDING_CRAIL	(U(1) << 6)
56*91f16700Schasinglulu #define  INTERRUPT_PENDING_CORE0	(U(1) << 5)
57*91f16700Schasinglulu #define  INTERRUPT_PENDING_CORE1	(U(1) << 4)
58*91f16700Schasinglulu #define  INTERRUPT_PENDING_CORE2	(U(1) << 3)
59*91f16700Schasinglulu #define  INTERRUPT_PENDING_CORE3	(U(1) << 2)
60*91f16700Schasinglulu #define  CC4_INTERRUPT_PENDING		(U(1) << 1)
61*91f16700Schasinglulu #define  HVC_INTERRUPT_PENDING		(U(1) << 0)
62*91f16700Schasinglulu #define FLOWCTRL_CC4_CORE0_CTRL		(0x6cU)
63*91f16700Schasinglulu #define FLOWCTRL_WAIT_WFI_BITMAP	(0x100U)
64*91f16700Schasinglulu #define FLOWCTRL_L2_FLUSH_CONTROL	(0x94U)
65*91f16700Schasinglulu #define FLOWCTRL_BPMP_CLUSTER_CONTROL	(0x98U)
66*91f16700Schasinglulu #define  FLOWCTRL_BPMP_CLUSTER_PWRON_LOCK	(1U << 2)
67*91f16700Schasinglulu 
68*91f16700Schasinglulu #define FLOWCTRL_ENABLE_EXT		12U
69*91f16700Schasinglulu #define FLOWCTRL_ENABLE_EXT_MASK	3U
70*91f16700Schasinglulu #define FLOWCTRL_PG_CPU_NONCPU		0x1U
71*91f16700Schasinglulu #define FLOWCTRL_TURNOFF_CPURAIL	0x2U
72*91f16700Schasinglulu 
73*91f16700Schasinglulu static inline uint32_t tegra_fc_read_32(uint32_t off)
74*91f16700Schasinglulu {
75*91f16700Schasinglulu 	return mmio_read_32(TEGRA_FLOWCTRL_BASE + off);
76*91f16700Schasinglulu }
77*91f16700Schasinglulu 
78*91f16700Schasinglulu static inline void tegra_fc_write_32(uint32_t off, uint32_t val)
79*91f16700Schasinglulu {
80*91f16700Schasinglulu 	mmio_write_32(TEGRA_FLOWCTRL_BASE + off, val);
81*91f16700Schasinglulu }
82*91f16700Schasinglulu 
83*91f16700Schasinglulu void tegra_fc_bpmp_on(uint32_t entrypoint);
84*91f16700Schasinglulu void tegra_fc_bpmp_off(void);
85*91f16700Schasinglulu void tegra_fc_ccplex_pgexit_lock(void);
86*91f16700Schasinglulu void tegra_fc_ccplex_pgexit_unlock(void);
87*91f16700Schasinglulu void tegra_fc_cluster_idle(uint32_t midr);
88*91f16700Schasinglulu void tegra_fc_cpu_powerdn(uint32_t mpidr);
89*91f16700Schasinglulu void tegra_fc_cluster_powerdn(uint32_t midr);
90*91f16700Schasinglulu void tegra_fc_cpu_on(int cpu);
91*91f16700Schasinglulu void tegra_fc_cpu_off(int cpu);
92*91f16700Schasinglulu void tegra_fc_disable_fiq_to_ccplex_routing(void);
93*91f16700Schasinglulu void tegra_fc_enable_fiq_to_ccplex_routing(void);
94*91f16700Schasinglulu bool tegra_fc_is_ccx_allowed(void);
95*91f16700Schasinglulu void tegra_fc_lock_active_cluster(void);
96*91f16700Schasinglulu void tegra_fc_soc_powerdn(uint32_t midr);
97*91f16700Schasinglulu 
98*91f16700Schasinglulu #endif /* FLOWCTRL_H */
99