1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * Copyright (c) 2019-2020, NVIDIA Corporation. All rights reserved. 4*91f16700Schasinglulu * 5*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #include <assert.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <arch_helpers.h> 12*91f16700Schasinglulu #include <common/bl_common.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <lib/mmio.h> 15*91f16700Schasinglulu #include <lib/utils.h> 16*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #include <mce.h> 19*91f16700Schasinglulu #include <memctrl.h> 20*91f16700Schasinglulu #include <memctrl_v2.h> 21*91f16700Schasinglulu #include <smmu.h> 22*91f16700Schasinglulu #include <tegra_def.h> 23*91f16700Schasinglulu #include <tegra_platform.h> 24*91f16700Schasinglulu #include <tegra_private.h> 25*91f16700Schasinglulu 26*91f16700Schasinglulu /* Video Memory base and size (live values) */ 27*91f16700Schasinglulu static uint64_t video_mem_base; 28*91f16700Schasinglulu static uint64_t video_mem_size_mb; 29*91f16700Schasinglulu 30*91f16700Schasinglulu /* 31*91f16700Schasinglulu * Init Memory controller during boot. 32*91f16700Schasinglulu */ 33*91f16700Schasinglulu void tegra_memctrl_setup(void) 34*91f16700Schasinglulu { 35*91f16700Schasinglulu INFO("Tegra Memory Controller (v2)\n"); 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* Initialize the System memory management unit */ 38*91f16700Schasinglulu tegra_smmu_init(); 39*91f16700Schasinglulu 40*91f16700Schasinglulu /* allow platforms to program custom memory controller settings */ 41*91f16700Schasinglulu plat_memctrl_setup(); 42*91f16700Schasinglulu 43*91f16700Schasinglulu /* 44*91f16700Schasinglulu * All requests at boot time, and certain requests during 45*91f16700Schasinglulu * normal run time, are physically addressed and must bypass 46*91f16700Schasinglulu * the SMMU. The client hub logic implements a hardware bypass 47*91f16700Schasinglulu * path around the Translation Buffer Units (TBU). During 48*91f16700Schasinglulu * boot-time, the SMMU_BYPASS_CTRL register (which defaults to 49*91f16700Schasinglulu * TBU_BYPASS mode) will be used to steer all requests around 50*91f16700Schasinglulu * the uninitialized TBUs. During normal operation, this register 51*91f16700Schasinglulu * is locked into TBU_BYPASS_SID config, which routes requests 52*91f16700Schasinglulu * with special StreamID 0x7f on the bypass path and all others 53*91f16700Schasinglulu * through the selected TBU. This is done to disable SMMU Bypass 54*91f16700Schasinglulu * mode, as it could be used to circumvent SMMU security checks. 55*91f16700Schasinglulu */ 56*91f16700Schasinglulu tegra_mc_write_32(MC_SMMU_BYPASS_CONFIG, 57*91f16700Schasinglulu MC_SMMU_BYPASS_CONFIG_SETTINGS); 58*91f16700Schasinglulu } 59*91f16700Schasinglulu 60*91f16700Schasinglulu /* 61*91f16700Schasinglulu * Restore Memory Controller settings after "System Suspend" 62*91f16700Schasinglulu */ 63*91f16700Schasinglulu void tegra_memctrl_restore_settings(void) 64*91f16700Schasinglulu { 65*91f16700Schasinglulu /* restore platform's memory controller settings */ 66*91f16700Schasinglulu plat_memctrl_restore(); 67*91f16700Schasinglulu 68*91f16700Schasinglulu /* video memory carveout region */ 69*91f16700Schasinglulu if (video_mem_base != 0ULL) { 70*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_BASE_LO, 71*91f16700Schasinglulu (uint32_t)video_mem_base); 72*91f16700Schasinglulu assert(tegra_mc_read_32(MC_VIDEO_PROTECT_BASE_LO) 73*91f16700Schasinglulu == (uint32_t)video_mem_base); 74*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_BASE_HI, 75*91f16700Schasinglulu (uint32_t)(video_mem_base >> 32)); 76*91f16700Schasinglulu assert(tegra_mc_read_32(MC_VIDEO_PROTECT_BASE_HI) 77*91f16700Schasinglulu == (uint32_t)(video_mem_base >> 32)); 78*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_SIZE_MB, 79*91f16700Schasinglulu (uint32_t)video_mem_size_mb); 80*91f16700Schasinglulu assert(tegra_mc_read_32(MC_VIDEO_PROTECT_SIZE_MB) 81*91f16700Schasinglulu == (uint32_t)video_mem_size_mb); 82*91f16700Schasinglulu 83*91f16700Schasinglulu /* 84*91f16700Schasinglulu * MCE propagates the VideoMem configuration values across the 85*91f16700Schasinglulu * CCPLEX. 86*91f16700Schasinglulu */ 87*91f16700Schasinglulu mce_update_gsc_videomem(); 88*91f16700Schasinglulu } 89*91f16700Schasinglulu } 90*91f16700Schasinglulu 91*91f16700Schasinglulu /* 92*91f16700Schasinglulu * Secure the BL31 DRAM aperture. 93*91f16700Schasinglulu * 94*91f16700Schasinglulu * phys_base = physical base of TZDRAM aperture 95*91f16700Schasinglulu * size_in_bytes = size of aperture in bytes 96*91f16700Schasinglulu */ 97*91f16700Schasinglulu void tegra_memctrl_tzdram_setup(uint64_t phys_base, uint32_t size_in_bytes) 98*91f16700Schasinglulu { 99*91f16700Schasinglulu /* 100*91f16700Schasinglulu * Perform platform specific steps. 101*91f16700Schasinglulu */ 102*91f16700Schasinglulu plat_memctrl_tzdram_setup(phys_base, size_in_bytes); 103*91f16700Schasinglulu } 104*91f16700Schasinglulu 105*91f16700Schasinglulu /* 106*91f16700Schasinglulu * Secure the BL31 TZRAM aperture. 107*91f16700Schasinglulu * 108*91f16700Schasinglulu * phys_base = physical base of TZRAM aperture 109*91f16700Schasinglulu * size_in_bytes = size of aperture in bytes 110*91f16700Schasinglulu */ 111*91f16700Schasinglulu void tegra_memctrl_tzram_setup(uint64_t phys_base, uint32_t size_in_bytes) 112*91f16700Schasinglulu { 113*91f16700Schasinglulu ; /* do nothing */ 114*91f16700Schasinglulu } 115*91f16700Schasinglulu 116*91f16700Schasinglulu /* 117*91f16700Schasinglulu * Save MC settings before "System Suspend" to TZDRAM 118*91f16700Schasinglulu */ 119*91f16700Schasinglulu void tegra_mc_save_context(uint64_t mc_ctx_addr) 120*91f16700Schasinglulu { 121*91f16700Schasinglulu uint32_t i, num_entries = 0; 122*91f16700Schasinglulu mc_regs_t *mc_ctx_regs; 123*91f16700Schasinglulu const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); 124*91f16700Schasinglulu uint64_t tzdram_base = params_from_bl2->tzdram_base; 125*91f16700Schasinglulu uint64_t tzdram_end = tzdram_base + params_from_bl2->tzdram_size; 126*91f16700Schasinglulu 127*91f16700Schasinglulu assert((mc_ctx_addr >= tzdram_base) && (mc_ctx_addr <= tzdram_end)); 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* get MC context table */ 130*91f16700Schasinglulu mc_ctx_regs = plat_memctrl_get_sys_suspend_ctx(); 131*91f16700Schasinglulu assert(mc_ctx_regs != NULL); 132*91f16700Schasinglulu 133*91f16700Schasinglulu /* 134*91f16700Schasinglulu * mc_ctx_regs[0].val contains the size of the context table minus 135*91f16700Schasinglulu * the last entry. Sanity check the table size before we start with 136*91f16700Schasinglulu * the context save operation. 137*91f16700Schasinglulu */ 138*91f16700Schasinglulu while (mc_ctx_regs[num_entries].reg != 0xFFFFFFFFU) { 139*91f16700Schasinglulu num_entries++; 140*91f16700Schasinglulu } 141*91f16700Schasinglulu 142*91f16700Schasinglulu /* panic if the sizes do not match */ 143*91f16700Schasinglulu if (num_entries != mc_ctx_regs[0].val) { 144*91f16700Schasinglulu ERROR("MC context size mismatch!"); 145*91f16700Schasinglulu panic(); 146*91f16700Schasinglulu } 147*91f16700Schasinglulu 148*91f16700Schasinglulu /* save MC register values */ 149*91f16700Schasinglulu for (i = 1U; i < num_entries; i++) { 150*91f16700Schasinglulu mc_ctx_regs[i].val = mmio_read_32(mc_ctx_regs[i].reg); 151*91f16700Schasinglulu } 152*91f16700Schasinglulu 153*91f16700Schasinglulu /* increment by 1 to take care of the last entry */ 154*91f16700Schasinglulu num_entries++; 155*91f16700Schasinglulu 156*91f16700Schasinglulu /* Save MC config settings */ 157*91f16700Schasinglulu (void)memcpy((void *)mc_ctx_addr, mc_ctx_regs, 158*91f16700Schasinglulu sizeof(mc_regs_t) * num_entries); 159*91f16700Schasinglulu 160*91f16700Schasinglulu /* save the MC table address */ 161*91f16700Schasinglulu mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_MC_TABLE_ADDR_LO, 162*91f16700Schasinglulu (uint32_t)mc_ctx_addr); 163*91f16700Schasinglulu assert(mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_MC_TABLE_ADDR_LO) 164*91f16700Schasinglulu == (uint32_t)mc_ctx_addr); 165*91f16700Schasinglulu mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_MC_TABLE_ADDR_HI, 166*91f16700Schasinglulu (uint32_t)(mc_ctx_addr >> 32)); 167*91f16700Schasinglulu assert(mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_MC_TABLE_ADDR_HI) 168*91f16700Schasinglulu == (uint32_t)(mc_ctx_addr >> 32)); 169*91f16700Schasinglulu } 170*91f16700Schasinglulu 171*91f16700Schasinglulu static void tegra_lock_videomem_nonoverlap(uint64_t phys_base, 172*91f16700Schasinglulu uint64_t size_in_bytes) 173*91f16700Schasinglulu { 174*91f16700Schasinglulu uint32_t index; 175*91f16700Schasinglulu uint64_t total_128kb_blocks = size_in_bytes >> 17; 176*91f16700Schasinglulu uint64_t residual_4kb_blocks = (size_in_bytes & (uint32_t)0x1FFFF) >> 12; 177*91f16700Schasinglulu uint64_t val; 178*91f16700Schasinglulu 179*91f16700Schasinglulu /* 180*91f16700Schasinglulu * Reset the access configuration registers to restrict access to 181*91f16700Schasinglulu * old Videomem aperture 182*91f16700Schasinglulu */ 183*91f16700Schasinglulu for (index = MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0; 184*91f16700Schasinglulu index < ((uint32_t)MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0 + (uint32_t)MC_GSC_CONFIG_REGS_SIZE); 185*91f16700Schasinglulu index += 4U) { 186*91f16700Schasinglulu tegra_mc_write_32(index, 0); 187*91f16700Schasinglulu } 188*91f16700Schasinglulu 189*91f16700Schasinglulu /* 190*91f16700Schasinglulu * Set the base. It must be 4k aligned, at least. 191*91f16700Schasinglulu */ 192*91f16700Schasinglulu assert((phys_base & (uint64_t)0xFFF) == 0U); 193*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_CLEAR_BASE_LO, (uint32_t)phys_base); 194*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_CLEAR_BASE_HI, 195*91f16700Schasinglulu (uint32_t)(phys_base >> 32) & (uint32_t)MC_GSC_BASE_HI_MASK); 196*91f16700Schasinglulu 197*91f16700Schasinglulu /* 198*91f16700Schasinglulu * Set the aperture size 199*91f16700Schasinglulu * 200*91f16700Schasinglulu * total size = (number of 128KB blocks) + (number of remaining 4KB 201*91f16700Schasinglulu * blocks) 202*91f16700Schasinglulu * 203*91f16700Schasinglulu */ 204*91f16700Schasinglulu val = (uint32_t)((residual_4kb_blocks << MC_GSC_SIZE_RANGE_4KB_SHIFT) | 205*91f16700Schasinglulu total_128kb_blocks); 206*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_CLEAR_SIZE, (uint32_t)val); 207*91f16700Schasinglulu 208*91f16700Schasinglulu /* 209*91f16700Schasinglulu * Lock the configuration settings by enabling TZ-only lock and 210*91f16700Schasinglulu * locking the configuration against any future changes from NS 211*91f16700Schasinglulu * world. 212*91f16700Schasinglulu */ 213*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_CLEAR_CFG, 214*91f16700Schasinglulu (uint32_t)MC_GSC_ENABLE_TZ_LOCK_BIT); 215*91f16700Schasinglulu 216*91f16700Schasinglulu /* 217*91f16700Schasinglulu * MCE propagates the GSC configuration values across the 218*91f16700Schasinglulu * CCPLEX. 219*91f16700Schasinglulu */ 220*91f16700Schasinglulu } 221*91f16700Schasinglulu 222*91f16700Schasinglulu static void tegra_unlock_videomem_nonoverlap(void) 223*91f16700Schasinglulu { 224*91f16700Schasinglulu /* Clear the base */ 225*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_CLEAR_BASE_LO, 0); 226*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_CLEAR_BASE_HI, 0); 227*91f16700Schasinglulu 228*91f16700Schasinglulu /* Clear the size */ 229*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_CLEAR_SIZE, 0); 230*91f16700Schasinglulu } 231*91f16700Schasinglulu 232*91f16700Schasinglulu static void tegra_clear_videomem(uintptr_t non_overlap_area_start, 233*91f16700Schasinglulu unsigned long long non_overlap_area_size) 234*91f16700Schasinglulu { 235*91f16700Schasinglulu int ret; 236*91f16700Schasinglulu 237*91f16700Schasinglulu INFO("Cleaning previous Video Memory Carveout\n"); 238*91f16700Schasinglulu 239*91f16700Schasinglulu /* 240*91f16700Schasinglulu * Map the NS memory first, clean it and then unmap it. 241*91f16700Schasinglulu */ 242*91f16700Schasinglulu ret = mmap_add_dynamic_region(non_overlap_area_start, /* PA */ 243*91f16700Schasinglulu non_overlap_area_start, /* VA */ 244*91f16700Schasinglulu non_overlap_area_size, /* size */ 245*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_NS); /* attrs */ 246*91f16700Schasinglulu assert(ret == 0); 247*91f16700Schasinglulu 248*91f16700Schasinglulu zeromem((void *)non_overlap_area_start, non_overlap_area_size); 249*91f16700Schasinglulu flush_dcache_range(non_overlap_area_start, non_overlap_area_size); 250*91f16700Schasinglulu 251*91f16700Schasinglulu ret = mmap_remove_dynamic_region(non_overlap_area_start, 252*91f16700Schasinglulu non_overlap_area_size); 253*91f16700Schasinglulu assert(ret == 0); 254*91f16700Schasinglulu } 255*91f16700Schasinglulu 256*91f16700Schasinglulu static void tegra_clear_videomem_nonoverlap(uintptr_t phys_base, 257*91f16700Schasinglulu unsigned long size_in_bytes) 258*91f16700Schasinglulu { 259*91f16700Schasinglulu uintptr_t vmem_end_old = video_mem_base + (video_mem_size_mb << 20); 260*91f16700Schasinglulu uintptr_t vmem_end_new = phys_base + size_in_bytes; 261*91f16700Schasinglulu unsigned long long non_overlap_area_size; 262*91f16700Schasinglulu 263*91f16700Schasinglulu /* 264*91f16700Schasinglulu * Clear the old regions now being exposed. The following cases 265*91f16700Schasinglulu * can occur - 266*91f16700Schasinglulu * 267*91f16700Schasinglulu * 1. clear whole old region (no overlap with new region) 268*91f16700Schasinglulu * 2. clear old sub-region below new base 269*91f16700Schasinglulu * 3. clear old sub-region above new end 270*91f16700Schasinglulu */ 271*91f16700Schasinglulu if ((phys_base > vmem_end_old) || (video_mem_base > vmem_end_new)) { 272*91f16700Schasinglulu tegra_clear_videomem(video_mem_base, 273*91f16700Schasinglulu video_mem_size_mb << 20U); 274*91f16700Schasinglulu } else { 275*91f16700Schasinglulu if (video_mem_base < phys_base) { 276*91f16700Schasinglulu non_overlap_area_size = phys_base - video_mem_base; 277*91f16700Schasinglulu tegra_clear_videomem(video_mem_base, non_overlap_area_size); 278*91f16700Schasinglulu } 279*91f16700Schasinglulu if (vmem_end_old > vmem_end_new) { 280*91f16700Schasinglulu non_overlap_area_size = vmem_end_old - vmem_end_new; 281*91f16700Schasinglulu tegra_clear_videomem(vmem_end_new, non_overlap_area_size); 282*91f16700Schasinglulu } 283*91f16700Schasinglulu } 284*91f16700Schasinglulu } 285*91f16700Schasinglulu 286*91f16700Schasinglulu /* 287*91f16700Schasinglulu * Program the Video Memory carveout region 288*91f16700Schasinglulu * 289*91f16700Schasinglulu * phys_base = physical base of aperture 290*91f16700Schasinglulu * size_in_bytes = size of aperture in bytes 291*91f16700Schasinglulu */ 292*91f16700Schasinglulu void tegra_memctrl_videomem_setup(uint64_t phys_base, uint32_t size_in_bytes) 293*91f16700Schasinglulu { 294*91f16700Schasinglulu /* 295*91f16700Schasinglulu * Setup the Memory controller to restrict CPU accesses to the Video 296*91f16700Schasinglulu * Memory region 297*91f16700Schasinglulu */ 298*91f16700Schasinglulu 299*91f16700Schasinglulu INFO("Configuring Video Memory Carveout\n"); 300*91f16700Schasinglulu 301*91f16700Schasinglulu if (video_mem_base != 0U) { 302*91f16700Schasinglulu /* 303*91f16700Schasinglulu * Lock the non overlapping memory being cleared so that 304*91f16700Schasinglulu * other masters do not accidentally write to it. The memory 305*91f16700Schasinglulu * would be unlocked once the non overlapping region is 306*91f16700Schasinglulu * cleared and the new memory settings take effect. 307*91f16700Schasinglulu */ 308*91f16700Schasinglulu tegra_lock_videomem_nonoverlap(video_mem_base, 309*91f16700Schasinglulu video_mem_size_mb << 20); 310*91f16700Schasinglulu } 311*91f16700Schasinglulu 312*91f16700Schasinglulu /* program the Videomem aperture */ 313*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_BASE_LO, (uint32_t)phys_base); 314*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_BASE_HI, 315*91f16700Schasinglulu (uint32_t)(phys_base >> 32)); 316*91f16700Schasinglulu tegra_mc_write_32(MC_VIDEO_PROTECT_SIZE_MB, size_in_bytes >> 20); 317*91f16700Schasinglulu 318*91f16700Schasinglulu /* Redundancy check for Video Protect setting */ 319*91f16700Schasinglulu assert(tegra_mc_read_32(MC_VIDEO_PROTECT_BASE_LO) 320*91f16700Schasinglulu == (uint32_t)phys_base); 321*91f16700Schasinglulu assert(tegra_mc_read_32(MC_VIDEO_PROTECT_BASE_HI) 322*91f16700Schasinglulu == (uint32_t)(phys_base >> 32)); 323*91f16700Schasinglulu assert(tegra_mc_read_32(MC_VIDEO_PROTECT_SIZE_MB) 324*91f16700Schasinglulu == (size_in_bytes >> 20)); 325*91f16700Schasinglulu 326*91f16700Schasinglulu /* 327*91f16700Schasinglulu * MCE propagates the VideoMem configuration values across the 328*91f16700Schasinglulu * CCPLEX. 329*91f16700Schasinglulu */ 330*91f16700Schasinglulu (void)mce_update_gsc_videomem(); 331*91f16700Schasinglulu 332*91f16700Schasinglulu /* Clear the non-overlapping memory */ 333*91f16700Schasinglulu if (video_mem_base != 0U) { 334*91f16700Schasinglulu tegra_clear_videomem_nonoverlap(phys_base, size_in_bytes); 335*91f16700Schasinglulu tegra_unlock_videomem_nonoverlap(); 336*91f16700Schasinglulu } 337*91f16700Schasinglulu 338*91f16700Schasinglulu /* store new values */ 339*91f16700Schasinglulu video_mem_base = phys_base; 340*91f16700Schasinglulu video_mem_size_mb = (uint64_t)size_in_bytes >> 20; 341*91f16700Schasinglulu } 342*91f16700Schasinglulu 343*91f16700Schasinglulu /* 344*91f16700Schasinglulu * This feature exists only for v1 of the Tegra Memory Controller. 345*91f16700Schasinglulu */ 346*91f16700Schasinglulu void tegra_memctrl_disable_ahb_redirection(void) 347*91f16700Schasinglulu { 348*91f16700Schasinglulu ; /* do nothing */ 349*91f16700Schasinglulu } 350*91f16700Schasinglulu 351*91f16700Schasinglulu void tegra_memctrl_clear_pending_interrupts(void) 352*91f16700Schasinglulu { 353*91f16700Schasinglulu ; /* do nothing */ 354*91f16700Schasinglulu } 355